Upload
others
View
6
Download
0
Embed Size (px)
Citation preview
eGaN® FET DATASHEET EPC2023
EPC – POWER CONVERSION TECHNOLOGY LEADER | EPC-CO.COM | ©2020 | | 1
EFFICIENT POWER CONVERSIONG
D
SHAL
Maximum Ratings
PARAMETER VALUE UNIT
VDS
Drain-to-Source Voltage (Continuous) 30V
Drain-to-Source Voltage (up to 10,000 5 ms pulses at 150°C) 36
ID
Continuous (TA = 25°C, RθJA = 6°C/W) 90A
Pulsed (25°C, TPULSE = 300 µs) 590
VGS
Gate-to-Source Voltage 6V
Gate-to-Source Voltage -4
TJ Operating Temperature -40 to 150°C
TSTG Storage Temperature -40 to 150
Thermal Characteristics
PARAMETER TYP UNIT
RθJC Thermal Resistance, Junction-to-Case 0.4
°C/W RθJB Thermal Resistance, Junction-to-Board 1.1
RθJA Thermal Resistance, Junction-to-Ambient (Note 1) 42Note 1: RθJA is determined with the device mounted on one square inch of copper pad, single layer 2 oz copper on FR4 board.See https://epc-co.com/epc/documents/product-training/Appnote_Thermal_Performance_of_eGaN_FETs.pdf for details.
All measurements were done with substrate connected to source.
Static Characteristics (TJ = 25°C unless otherwise stated)
PARAMETER TEST CONDITIONS MIN TYP MAX UNITBVDSS Drain-to-Source Voltage VGS = 0 V, ID = 1.3 mA 30 V
IDSS Drain-Source Leakage VGS = 0 V, VDS = 24 V 0.1 1 mA
IGSSGate-to-Source Forward Leakage VGS = 5 V 1 9 mA
Gate-to-Source Reverse Leakage VGS = -4 V 0.1 1 mA
VGS(TH) Gate Threshold Voltage VDS = VGS, ID = 20 mA 0.8 1.4 2.5 V
RDS(on) Drain-Source On Resistance VGS = 5 V, ID = 40 A 1.15 1.45 mΩ
VSD Source-Drain Forward Voltage IS = 0.5 A, VGS = 0 V 1.5 V
EPC2023 – Enhancement Mode Power Transistor
VDS , 30 VRDS(on) , 1.45 mΩID , 90 A
EPC2023 eGaN® FETs are supplied only inpassivated die form with solder bumps. Die Size: 6.05 mm x 2.3 mm
Applications: • High Frequency DC-DC Conversion • Point-of-Load (POL) Converters • Motor Drive • Industrial Automation
Gallium Nitride’s exceptionally high electron mobility and low temperature coefficient allows very low RDS(on), while its lateral device structure and majority carrier diode provide exceptionally low QG and zero QRR. The end result is a device that can handle tasks where very high switching frequency, and low on-time are beneficial as well as those where on-state losses dominate.
eGaN® FET DATASHEET EPC2023
EPC – POWER CONVERSION TECHNOLOGY LEADER | EPC-CO.COM | ©2020 | | 2
Dynamic Characteristics (TJ = 25°C unless otherwise stated)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
CISS Input Capacitance
VDS = 15 V, VGS = 0 V
2150 2600
pF
COSS Output Capacitance 1530 2300
CRSS Reverse Transfer Capacitance 100
COSS(ER) Effective Output Capacitance, Energy Related (Note 2)VDS = 0 to 15 V, VGS = 0 V
1850
COSS(TR) Effective Output Capacitance, Time Related (Note 3) 2020
RG Gate Resistance 0.3 Ω
QG Total Gate Charge VDS = 15 V, VGS = 5 V, ID = 40 A 19 25
nC
QGS Gate-to-Source Charge
VDS = 15 V, ID = 40 A
5.7
QGD Gate-to-Drain Charge 3.2
QG(TH) Gate Charge at Threshold 4
QOSS Output Charge VDS = 15 V, VGS = 0 V 30 45
QRR Source-Drain Recovery Charge 0All measurements were done with substrate connected to source.Note 2: COSS(ER) is a fixed capacitance that gives the same stored energy as COSS while VDS is rising from 0 to 50% BVDSS. Note 3: COSS(TR) is a fixed capacitance that gives the same charging time as COSS while VDS is rising from 0 to 50% BVDSS.
500
400
300
200
100
00 0.5 1.0 1.5 2.0 2.5 3.0
I D –
Dra
in Cu
rrent
(A)
Figure 1: Typical Output Characteristics at 25°C
VDS – Drain-to-Source Voltage (V)
VGS = 5 VVGS = 4 VVGS = 3 VVGS = 2 V
I D –
Dra
in Cu
rrent
(A)
VGS – Gate-to-Source Voltage (V) 1.00.5 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0
Figure 2: Transfer Characteristics
500
400
300
200
100
0
25˚C125˚C
VDS = 3 V
25˚C125˚C
VDS = 3 V
4
3
2
1
02.5 3.0 3.5 4.0 4.5 5.0
R DS(o
n) –
Dra
in-to
-Sou
rce R
esist
ance
(mΩ)
VGS – Gate-to-Source Voltage (V)
Figure 3: RDS(on) vs. VGS for Various Drain Currents
ID = 20 AID = 40 AID = 60 AID = 80 A
2.5 3.0 3.5 4.0 4.5 5.0
Figure 4: RDS(on) vs. VGS for Various Temperatures
R DS(
on) –
Dra
in-to
-Sou
rce R
esist
ance
(mΩ
)
VGS – Gate-to-Source Voltage (V)
25˚C125˚C
VDS = 3 V
25˚C125˚C
ID = 40 A
4
3
2
1
0
eGaN® FET DATASHEET EPC2023
EPC – POWER CONVERSION TECHNOLOGY LEADER | EPC-CO.COM | ©2020 | | 3
All measurements were done with substrate shortened to source.
Capa
citan
ce (p
F)
0 5 10 15 3020 25
Figure 5a: Capacitance (Linear Scale)
VDS – Drain-to-Source Voltage (V)
4000
3000
2000
1000
0
COSS = CGD + CSD
CISS = CGD + CGS
CRSS = CGD
Capa
citan
ce (p
F)
1000
100
100 5 10 15 2520 30
Figure 5b: Capacitance (Log Scale)
VDS – Drain-to-Source Voltage (V)
COSS = CGD + CSD
CISS = CGD + CGS
CRSS = CGD
Figure 6: Output Charge and COSS Stored Energy
Q OSS
– O
utpu
t Cha
rge (
nC)
E OSS
– C O
SS St
ored
Ener
gy (μ
J)50
40
30
20
10
0
1.0
0.8
0.6
0.4
0.2
0.00 15 20 25 3010 5
VDS – Drain to Source Voltage (V) 0 5 10 15 20
Figure 7: Gate Charge
V GS
– Ga
te-to
-Sou
rce V
olta
ge (V
)
QG – Gate Charge (nC)
ID = 40 AVDS = 15 V
5
4
3
2
1
0
0.50 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0
I SD –
Sour
ce-to
-Dra
in Cu
rrent
(A)
VSD – Source-to-Drain Voltage (V)
Figure 8: Reverse Drain-Source Characteristics
500
400
300
200
100
0
25˚C125˚C
VGS = 0 V
Figure 9: Normalized On-State Resistance vs. Temperature
Norm
alize
d On
-Sta
te R
esist
ance
RDS
(on)
2.0
1.8
1.6
1.4
1.2
1.0
0.80 25 50 75 100 125 150
TJ – Junction Temperature (°C)
ID = 40 AVGS = 5 V
eGaN® FET DATASHEET EPC2023
EPC – POWER CONVERSION TECHNOLOGY LEADER | EPC-CO.COM | ©2020 | | 4
Figure 12: Transient Thermal Response Curves
Figure 10: Normalized Threshold Voltage vs. Temperature
Norm
alize
d Th
resh
old
Volta
ge
1.40
1.30
1.20
1.10
1.00
0.90
0.80
0.70
0.600 25 50 75 100 125 150
TJ – Junction Temperature (°C)
ID = 20 mA
0.1
1
10
100
1000
0.1 1 10 100
I D – D
rain
Curre
nt (A
)
VDS - Drain-Source Voltage (V)
Limited by RDS(on)
Pulse Width
1 ms
100 µs
Figure 11: Safe Operating Area
tp, Rectangular Pulse Duration, seconds
Z θJB
, Nor
mal
ized T
herm
al Im
peda
nce
0.5
0.050.02
Single Pulse
0.01
0.1
Duty Cycle:
Junction-to-Board
Notes:Duty Factor: D = t1/t2
Peak TJ = PDM x ZθJB x RθJB + TB
PDM
t1
t2
10-5 10-4 10-3 10-2 10-1 1 10+1
1
0.1
0.01
0.001
0.0001
0.5
0.050.02
Single Pulse
0.01
0.1
Duty Cycle:
0.2
tp, Rectangular Pulse Duration, seconds
Z θJC
, Nor
mal
ized T
herm
al Im
peda
nce
0.5
Junction-to-Case
Notes:Duty Factor: D = t1/t2
Peak TJ = PDM x ZθJC x RθJC + TC
PDM
t1
t2
10-6 10-5 10-4 10-3 10-2 10-1 1
1
0.1
0.01
0.001
0.0001
eGaN® FET DATASHEET EPC2023
EPC – POWER CONVERSION TECHNOLOGY LEADER | EPC-CO.COM | ©2020 | | 5
DIE MARKINGS
DIE OUTLINESolder Bump View
Side View (685
)
Seating plane
(785
)
100 ±
20
2 4 6 8 10 12 14 16 18 20 22 24 26 28 30
1 3 5 7 9 11 13 15 17 19 21 23 25 27 29
A
f
d X30
B
gX4e
c
X30
X28
Pad 1 is Gate;Pads 2 ,5, 6, 9, 10, 13, 14, 17, 18, 21, 22, 25, 26, 29 are Source;Pads 3, 4, 7, 8, 11, 12, 15, 16, 19, 20, 23, 24, 27, 28 are Drain;
Pad 30 is Substrate.*
*Substrate pin should be connected to Source
DIM
Micrometers
MIN Nominal MAX
A 6020 6050 6080B 2270 2300 2330c 2047 2050 2053d 717 720 723e 210 225 240f 195 200 205g 400 400 400
YYYY2023
ZZZZ
TAPE AND REEL CONFIGURATION8 mm pitch, 12 mm wide tape on 7” reel
7” inch reel Dieorientationdot
Gatesolder bump isunder thiscorner
Die is placed into pocketsolder bump side down(face side down)
Loaded Tape Feed Direction
a
d e
f g
h
c b
Part Number
Laser Markings
Part #Marking Line 1
Lot_Date CodeMarking Line 2
Lot_Date CodeMarking Line 3
EPC2023 2023 YYYY ZZZZ
DIM Dimension (mm)EPC2023 (Note 1) Target MIN MAX
a 12.00 11.90 12.30b 1.75 1.65 1.85c (Note 2) 5.50 5.45 5.55d 4.00 3.90 4.10e 8.00 7.90 8.10f (Note 2) 2.00 1.95 2.05g 1.50 1.50 1.60h 1.50 1.50 1.75
Note 1: MSL 1 (moisture sensitivity level 1) classified according to IPC/JEDEC industry standard.
Note 2: Pocket position is relative to the sprocket hole measured as true position of the pocket, not the pocket hole.
2023
YYYY
ZZZZ Die orientation dot
Gate Pad bump isunder this corner
eGaN® FET DATASHEET EPC2023
EPC – POWER CONVERSION TECHNOLOGY LEADER | EPC-CO.COM | ©2020 | | 6
RECOMMENDEDLAND PATTERN (units in µm)
RECOMMENDEDSTENCIL DRAWING (units in µm)
1 3 5 7 9 11 13 15 17 19 21 23 25 27 29
6050
18070
0X3
0
2300
400
2030
X30
X28
2 4 6 8 10 12 14 16 18 20 22 24 26 28 30
6050
400X34
2300
1330
2050
720
200X35
R601 3 5 7 9 11 13 15 17 19 21 23 25 27 29
2 4 6 8 10 12 14 16 18 20 22 24 26 28 30
Information subject to change without notice.
Revised June, 2020
Recommended stencil should be 4 mil (100 µm) thick, must be laser cut, openings per drawing.
Intended for use with SAC305 Type 3 solder, reference 88.5% metals content.
Additional assembly resources available at https://epc-co.com/epc/DesignSupport/ AssemblyBasics.aspx
Efficient Power Conversion Corporation (EPC) reserves the right to make changes without further notice to any products herein to improve reliability, function or design. EPC does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.
eGaN® is a registered trademark of Efficient Power Conversion Corporation.EPC Patent Listing: epc-co.com/epc/AboutEPC/Patents.aspx
Land pattern is solder mask definedSolder mask opening is 180 µmIt is recommended to have on-Cu trace PCB vias
Pad 1 is Gate;Pads 2, 5, 6, 9,10,13,14, 17, 18, 21, 22, 25, 26, 29 are Source;Pads 3, 4, 7, 8, 11, 12, 15, 16, 19, 20, 23, 24, 27, 28 are Drain;
Pad 30 is Substrate.*
*Substrate pin should be connected to Source