22
A Presentation On Emitter Coupled Logic Course Title: Digital Electronics and Pulse Techniques Course No: ECE 2203 Presented To: Shakila Naznin Lecturer Electronics & Communication Engineering Discipline Khulna university, Khulna. Presented By: Group 2 Student ID: 120902,120928,120933 2 nd Year 2 nd Term Electronics & Communication Engineering Discipline Khulna university, Khulna Date of Presentation: 08 Sep, 2014

Emitter Coupled Logic (ECL)

Embed Size (px)

Citation preview

Page 1: Emitter Coupled Logic (ECL)

A Presentation On Emitter Coupled Logic

Course Title: Digital Electronics and Pulse Techniques

Course No: ECE 2203

Presented To:Shakila NazninLecturerElectronics & Communication Engineering DisciplineKhulna university,Khulna.

Presented By:Group 2Student ID:120902,120928,1209332nd Year 2nd TermElectronics & Communication Engineering DisciplineKhulna university,Khulna

Date of Presentation: 08 Sep, 2014

Page 2: Emitter Coupled Logic (ECL)

Emitter

Coupled

Logic

Page 3: Emitter Coupled Logic (ECL)

ECL Vs Others Logic Gate

Differential amplifier configuration

Taking cut-off & active modeLower time delayTaking negative voltage

supply

Page 4: Emitter Coupled Logic (ECL)

Why ECL?More speedySmall voltage swingFastest switchingConstant current supplyNoise immunity

Page 5: Emitter Coupled Logic (ECL)

Disadvantages Low fan-out Input-Output voltage

variation not matching

Page 6: Emitter Coupled Logic (ECL)

Basic circuit diagram of ECL

Page 7: Emitter Coupled Logic (ECL)

Basic operation of ECL:

All voltage are negativeMore negative= Logic lowLess negative=Logic high

Page 8: Emitter Coupled Logic (ECL)

VR>VA,VB

VA,VB>VR

Page 9: Emitter Coupled Logic (ECL)

A B Y1

0 0 1

0 1 0

1 0 0

1 1 0

Y1

A B Y2

0 0 0

0 1 1

1 0 1

1 1 1

Y2

NOR

OR

Page 10: Emitter Coupled Logic (ECL)

Why it is more speedy?

When, IE1 is 95% of Io

VA=VR+75mV

And IE1 is 5% of Io VA=VR-75mV

VA=VR±75mV

Page 11: Emitter Coupled Logic (ECL)

If this circuit drives N similar gates then output current will be N*I0/β

Page 12: Emitter Coupled Logic (ECL)

HOW TO SOLVE THE PROBLEM

?

Page 13: Emitter Coupled Logic (ECL)

Previous circuit diagram:

Page 14: Emitter Coupled Logic (ECL)

Emitter follower is used

Page 15: Emitter Coupled Logic (ECL)

Solving the problem of fan-out

Page 16: Emitter Coupled Logic (ECL)

Why negative voltage supply used

?

Page 17: Emitter Coupled Logic (ECL)

330 ohm

1.5k

Page 18: Emitter Coupled Logic (ECL)

V01

V02

Noise margin circuit

Page 19: Emitter Coupled Logic (ECL)

V01 ≈ 0

V02 ≈ Vn

Page 20: Emitter Coupled Logic (ECL)
Page 21: Emitter Coupled Logic (ECL)

Thank you

Page 22: Emitter Coupled Logic (ECL)

Any question please