Upload
others
View
3
Download
0
Embed Size (px)
Citation preview
16-Bit Precision, Low Power Meter On A Chip with Cortex-M3 and Connectivity
Data Sheet ADuCM350
Rev. A Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.Tel: 781.329.4700 ©2014 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com
FEATURES Analog performance
160 kSPS, 16-bit, precision analog-to-digital converter (ADC) 4 dedicated voltage measurement channels 8 current measurement channels Impedance measurement engine
High precision voltage reference Supply noise rejection filtering Ultralow leakage configurable switch matrix 12-bit digital-to-analog converter (DAC) Precision instrumentation amplifier control loop 6-channel CapTouch controller Temperature sensor
Analog hardware accelerators Autonomous analog front-end (AFE) controller
Independent sequencer for AFE functions Direct digital synthesizer (DDS)/arbitrary waveform
generator Receive filters Complex impedance measurement (DFT) engine
Processing 16 MHz ARM Cortex-M3 processor 384 kB of embedded flash memory 32 kB system SRAM 16 kB Flash configured EEPROM
Integrated full-speed USB 2.0 controller and PHY Multilayer advanced microcontroller bus architecture
(AMBA) bus matrix Central direct memory access (DMA) controller Real-time clock (RTC) General-purpose, wake-up, and watchdog timers
Communication Input/output
I2S and beeper interface LCD display controller (parallel and serial) LCD segment controller SPI, I2C, and UART peripheral interfaces Programmable GPIOs
Power Coin cell battery compatible 2.5 V to 3.6 V active measurement range Power management unit (PMU) Power-on reset (POR) and power supply monitor (PSM)
Packages and temperature range Operating temperature range: −40°C to +85°C Package: 120-lead, 8 mm × 8 mm CSP_BGA
APPLICATIONS Point-of-care diagnostics Body-worn devices for monitoring vital signs Amperometric, voltametric, and impedometric measurements
FUNCTIONAL BLOCK DIAGRAM
Figure 1.
AHB‐APBBRIDGE
LCD
TMR0 TMR1
WDTCRC
PMU
MISC
BEEP
ABP‐1
TMR2 RTCGPIO
UART SPI0 SPI1 I2C
ABP‐0
I2S
1 × 256kB1 × 128kB
FLASH
16kBEEPROM
SRAM1(16kB)
PDI
PLL
LF XTAL
HF OSC
LF OSC
HF XTAL
POR
PSM
HP LDO
CapTouchLP LDO
SPIH
AMBABUS
MATRIX
USB
DMA
NVIC TRACE
SW/JTAG
ARMCORTEX-M3
SRAM0(16kB)
AFECONTROLLER
DFT
SIGNALGENERATION
AFE 16-BIT PRECISION ADC PRECISION REFERENCE SWITCH MATRIX 12-BIT DAC IN-AMP CONTROL LOOP TIA
RECEIVEFILTERS
USB PHY
1207
3-00
1
ADuCM350 Data Sheet
Rev. A | Page 2 of 40
TABLE OF CONTENTS Features .............................................................................................. 1 Applications ....................................................................................... 1 Functional Block Diagram .............................................................. 1 Revision History ............................................................................... 2 General Description ......................................................................... 3 Specifications ..................................................................................... 4
Analog Front-End Specifications ............................................... 4 Switch Matrix Specifications ....................................................... 5 Transimpedance Amplifier Specifications ................................ 6 ADC Specifications ...................................................................... 6 Temperature Sensor Specifications ............................................ 6 CapTouch ....................................................................................... 6 DFT-Based Impedance Measurements ..................................... 7 Digital Platform ............................................................................ 7 System Clocks/Timers ............................................................... 10 Power Management Specifications .......................................... 12 Trickle Charger ........................................................................... 12 Timing Characteristics .............................................................. 13
Absolute Maximum Ratings .......................................................... 19 Thermal Resistance .................................................................... 19 ESD Caution ................................................................................ 19
Pin Configuration and Function Descriptions ........................... 20
Typical Performance Characteristics ........................................... 25 Analog Front End ........................................................................... 30
Excitation Stage .......................................................................... 30 Measurement Stage .................................................................... 32 AFE Control ................................................................................ 33 CapTouch Features ..................................................................... 33
MicroSubSystem ............................................................................. 34 Memories ..................................................................................... 34 Debug Capability ........................................................................ 34 Programmable GPIOs ............................................................... 34 Timers .......................................................................................... 34 USB ............................................................................................... 34 Power Management and Clocking ........................................... 35 Display Options .......................................................................... 35 Audio Options ............................................................................ 36
Development Support .................................................................... 37 Documentation ........................................................................... 37 Hardware ..................................................................................... 37 Software ....................................................................................... 37
Packaging and Ordering Information ......................................... 38 Outline Dimensions ................................................................... 38 Ordering Guide .......................................................................... 38
REVISION HISTORY 5/14—Revision A: Initial Version
Data Sheet ADuCM350
Rev. A | Page 3 of 40
GENERAL DESCRIPTION The ADuCM350 is a complete, coin cell powered, high precision, meter-on-chip for portable device applications for applications such as point-of-care diagnostics and body-worn devices for monitoring vital signs. The ADuCM350 is designed for high precision amperometric, voltametric, and impedometric measurement capabilities.
The ADuCM350 analog front end (AFE) features a 16-bit, precision, 160 kSPS analog-to-digital converter (ADC); 0.17% precision voltage reference; 12-bit, no missing codes digital-to-analog converter (DAC); and a reconfigurable ultralow leakage switch matrix. The ADuCM350 also includes an ARM® Cortex-M3-based processor, memory, and all I/O connectivity to
support portable meters with display, USB communication, and active sensors. The ADuCM350 is available in a 120-lead, 8 mm × 8 mm CSP_BGA and operates from −40°C to +85°C.
To support extremely low dynamic and hibernate power management, the ADuCM350 provides a collection of power modes and features, such as dynamic and software controlled clock gating and power gating.
The AFE is connected to the ARM Cortex-M3 via an advanced high performance bus (AHB) slave interface on the advanced microcontroller bus architecture (AMBA) matrix, as well as direct memory access (DMA) and interrupt connections.
ADuCM350 Data Sheet
Rev. A | Page 4 of 40
SPECIFICATIONS All characterization is at VCCM = 2.5 V to 3.6 V, specifications below 2.5 V are for functionality only, all minimum and maximum specifications are specified for a temperature range of −40°C to +85°C, unless otherwise noted.
ANALOG FRONT-END SPECIFICATIONS AFE LDO Specifications
Table 1. AFE LDO Specifications Parameter Min Typ Max Unit Test Conditions/Comments VOLTAGE
Output Voltage 1.71 1.8 1.89 V Measured with a load capacitance (CLOAD) = 0.47 µF; measured with 1 mA load current on AVDD_RX/TX; all AFE blocks powered down
Dropout 150 200 mV 10 mA load applied; no AFE blocks enabled REGULATION
Line 1080 µV/V 10 mA load applied Load 0.65 mV/mA 10 mA load applied
POWER UP Power-Up Time 500 µs Measured with a CLOAD = 0.47 µF; current limit enabled
High Precision Internal Reference Specifications
Table 2. High Precision Internal Reference Specifications Parameter Min Typ Max Unit Test Conditions/Comments ADC VREF
Reference Voltage Initial Accuracy1 1.797 1.8 1.803 V For a temperature range of 0°C to 50°C 1.79 1.8 1.803 V For a temperature range of −40°C to +85°C
Output Impedance 570 mΩ LDO and reference enabled; all other AFE blocks disabled; reference loaded with 50 µA on VREF
Temperature Coefficient2 −52 +90 ppm/°C For a temperature range of −40°C to +85°C, maximum value from −40°C to +25°C, and from +25°C to +85°C specified
−45 +48 ppm/°C For a temperature range of 0°C to 50°C, maximum value from −40°C to +25°C, and from 25°C to 85°C specified
VREF Thermal Hysteresis 50 ppm REF_EXCITE Switching Load 1.789 1.793 1.797 V ILOAD = 200 µA; internal ADC measurement Line Regulation 50 µV/V VCCM1 = 2.5 V, VCCM2 = 3.6 V; reference
loaded with 300 µA Short-Circuit Current to Ground 10 mA Current limit off
DAC VREF Reference Voltage 1.77 1.8 1.83 V
VBIAS VBIAS Voltage 1.095 1.1 1.102 V Measured with a CLOAD = 0.47 µF; no
current load 1 Reference voltage is trimmed unloaded. Measured with CLOAD = 4.7 µF. Measured at 25°C. 2 Guaranteed by design and/or characterization.
Data Sheet ADuCM350
Rev. A | Page 5 of 40
DAC/RCF/PGA Specifications
Table 3. DAC/PGA/RCF Specifications Parameter1 Min Typ Max Unit Test Conditions/Comments DAC
Output Range −600 +600 mV As seen by sensor Resolution 12 Bits Integral Nonlinearity (INL) ±0.85 LSB Measured at an output of the excitation
loop, using gain = 1 and default DAC clock (16 MHz ÷ 49 DAC clock speed)
Differential Nonlinearity (DNL) −1 +1 LSB Measured at an output of the excitation loop, using gain = 1 and default DAC clock (16 MHz ÷ 49 DAC clock speed)
Full-Scale Error Positive ±0.2 % FSR PGA (gain = 1), measured at an output of
the excitation loop, DAC code = 0xE00 ±1 % FSR PGA (gain = 0.025), measured at an output
of the excitation loop, DAC code = 0xE00 Negative ±0.2 % FSR PGA (gain = 1), measured at an output of
the excitation loop, DAC code = 0x200 ±1 % FSR PGA (gain = 0.025), measured at an output
of the excitation loop, DAC code = 0x200 Offset Error, Midscale ±1 mV PGA (gain = 1 or gain = 0.025), measured
at an output of the excitation loop across RCAL
Clocking Frequency 280.7 320 380.95 kHz PROGRAMMABLE GAIN AMPLIFIER (PGA)
Gain from PGA in State 0 1 Covered by DAC full-scale error measured on an output of the excitation loop
Gain from PGA in State 1 0.025 Covered by DAC full-scale error measured on an output of the excitation loop
RECONSTRUCTION FILTER (RCF) 3 dB Corner Frequency 50 kHz
1 There may be some system offsets and gain errors that can be calibrated at the system level to improve dc accuracy. Hence, the voltage swing at the output
of the DAC is ±800 mV to guarantee ±600 mV swing on the sensor.
SWITCH MATRIX SPECIFICATIONS
Table 4. Switch Matrix Specifications Parameter Min Typ Max Unit Test Conditions/Comments RON
1 Current Carrying Switches
Dx, DR1, Tx, and TR2 40 50 Ω IVS 40 75 Ω
Noncurrent Carrying Switches Px, Nx, and NR2 600 900 Ω PR1 600 950 Ω NL 260 350 Ω PL 210 260 Ω
DC OFF LEAKAGE2 T and N Switches 370 pA Sum value of four T switches and four N
switches P Switches 340 pA Sum value of four P switches D Switches 350 pA Sum value of four D switches
ADuCM350 Data Sheet
Rev. A | Page 6 of 40
Parameter Min Typ Max Unit Test Conditions/Comments DC ON LEAKAGE2
T, N, and P Switches 530 pA Sum value for 25 switches, including NL D Switches 340 pA Sum value for eight switches
1 RON characterized with a voltage sweep from 0 V to VCCM. Production tested at 1.8 V. 2 See Figure 38 as a reference. The AFE x pin is driven to 0.2 V.
TRANSIMPEDANCE AMPLIFIER SPECIFICATIONS
Table 5. Transimpedance Amplifier Specifications Parameter Min Typ Max Unit Test Conditions/Comments TRANSIMPEDANCE AMPLIFIER
Maximum Current Sink/Source ±5 mA Ensure an RTIA selection to generate ±750 mV swing for optimal linearity performance
Short-Circuit Protection Functionality 10 mA
ADC SPECIFICATIONS
Table 6. ADC Specifications1 Parameter Min Typ Max Unit Test Conditions/Comments ADC
Input Range 0.35 1.85 V Internal reference No Missing Codes 16 Bits DNL ±0.9 LSB INL ±0.7 LSB @ 160 kSPS with respect to an optimal
voltage range of ±750 mV, from 0°C to 50°C
±1 LSB @ 160 kSPS with respect to an optimal voltage range of ±750 mV, from −40°C to +85°C
Sample Rate After Decimation 160 kSPS 3 dB Bandwidth 54 kHz
1 RTIA = 7.5 kΩ, CTIA = 220 pF; ±100 μA current measurement.
TEMPERATURE SENSOR SPECIFICATIONS
Table 7. Temperature Sensor Specifications Parameter Min Typ Max Unit Test Conditions/Comments TEMPERATURE SENSOR
Accuracy ±1 °C 0°C to 50°C, trimmed at 25°C ±2 °C −40°C to +85°C, trimmed at +25°C
CapTouch
Table 8. CapTouch Specifications Parameter Min Typ Max Unit Test Conditions/Comments CapTouch™ CHARACTERISTICS
Core Resolution 14 Bits Core SNR 60 dB 1 kHz test tone, input range of ADC = 1.8 V CAPT_x ±10 nA GPIO leakage test Update Rate 7.5 1E6 µs Programmable, dependent on configuration Update Rate per Sensor 7.5 µs No filtering enabled, clock = 16 MHz CAPT_x Input Range ±8 pF ∆CIN is register programmable from 0.5 pF to
9.3 pF CAPT_x Offset (CapDAC) Range 75 pF
Data Sheet ADuCM350
Rev. A | Page 7 of 40
Parameter Min Typ Max Unit Test Conditions/Comments CapDAC Resolution 0.1 pF Output Noise
Peak-to-Peak 8 Codes RMS 1.3 Codes
DFT-BASED IMPEDANCE MEASUREMENTS
Table 9. DFT-Based Impedance Measurements1 Parameter Min Typ Max Unit Test Conditions/Comments IMPEDANCE
Accuracy2 Magnitude 0.33 % Standard deviation as a percent of Z Phase 0.17 Degrees Standard deviation of Z
Precision3 Magnitude 0.17 % Standard deviation as a percent of Z Phase 0.08 Degrees Standard deviation of Z
1 For a Z of 181 Ω (0.02% tolerant resistor). Excitation frequency = 20 kHz, sine amplitude = 9 mVRMS, RCAL = 1 kΩ, RTIA = 7.5 kΩ, CTIA = 220 pF. Measurements at 25°C. Single
DFT measurement. 2 Device-to-device repeatability for 1000 devices. 3 Single device, repeatable measurements.
DIGITAL PLATFORM Digital LDO
Table 10. Digital LDO Specifications Parameter Min Typ Max Unit Test Conditions/Comments OUTPUT VOLTAGE 1.71 1.8 1.89 V Measured with a CLOAD = 0.47 µF,
measured with a 10 mA load current on DVDD
DROPOUT 150 200 mV 10 mA load applied, no AFE blocks enabled
REGULATION Line 1.4 mV/V 10 mA load current on DVDD Load 0.41 mV/mA 0 mA to 10 mA load current
POWER-UP TIME 42 µs Time taken from LDO enable to when LDO voltage is within specification, CLOAD = 0.47 µF, regulator unloaded
Low Power LDO
Table 11. Low Power LDO Specifications Parameter Min Typ Max Unit Test Conditions/Comments OUTPUT VOLTAGE 1.71 1.8 1.89 V REGULATION
Line 0.45 mV/V VCCM = 2.0 V to 3.6 V Load 28.5 mV/mA 0 µA to 100 µA load
ADuCM350 Data Sheet
Rev. A | Page 8 of 40
Flash/General-Purpose Flash
Table 12. Flash/General-Purpose Flash Specifications Parameter Min Typ Max Unit Test Conditions/Comments FLASH/GP FLASH
Endurance1 20,000 Cycles Erase Time 20 ms @ 1.8 V Program Time 20 µs @ 1.8 V Data Retention2 100 Years Below room temperature
1 Endurance is qualified to 10,000 cycles as per JEDEC Std. 22 Method A117 and measured at −40°C, +25°C, and +125°C. Typical endurance at 25°C is 170,000 cycles. 2 Retention lifetime equivalent at junction temperature (TJ) = 85°C as per JEDEC Std. 22 Method A117. Retention lifetime derates with junction temperature.
Digital Inputs/Outputs: Specified
Specified pin supply range from 2.5 V to 3.6 V.
Table 13. Digital Inputs and Outputs1 Specifications Parameter Min Typ Max Unit Test Conditions/Comments PIN SUPPLY 2.5 3 3.6 V
Impedance Pull-Down 20 kΩ ISINK < 10 µA
Pull-Up 15 kΩ ISOURCE < 10 µA Internal Pull-Up/Pull-Down Enabled Leakage2 200 µA
Digital I/O Leakage Current .01 1 µA Input Capacitance 10 pF Input Voltage
Low (VINL) 0.3 × pin supply V High (VINH) 0.7 × pin supply V
Output Voltage Low (VOL) 0.4 V ISINK = 1.0 mA
VOL High Drive 0.4 V ISINK = 1.6 mA High (VOH) 3 Pin supply − 0.4 V ISOURCE = 1.0 mA
VOH High Drive 2.4 V ISOURCE = 1.6 mA 1 Includes GPIO, debug, SPI, I2C, PDI, LCD, I2S, and beeper. 2 See Table 35 for details regarding bumps/pins that have pull-up resistors. 3 I2C does not drive out a high voltage; it uses external pull-up resistors.
Digital Inputs/Outputs: Functional
Functional pin supply range from 1.65 V to 2.5 V.
Table 14. Digital Inputs/Outputs: Functional Specifications Parameter Min Typ Max Unit Test Conditions/Comments PIN SUPPLY 1.65 2.5 V
Input Voltage
Low (VINL) 0.3 × pin supply V
High (VINH) 0.7 × pin supply V Output Voltage
Low (VOL) 0.45 V ISINK = 1.0 mA
High (VOH) 1 Pin supply − 0.5 V ISOURCE = 1.0 mA 1 I2C does not drive out a high voltage; it uses external pull-up resistors.
Data Sheet ADuCM350
Rev. A | Page 9 of 40
Universal Serial Bus Regulator Specifications
Table 15. Universal Serial Bus Regulator Specifications Parameter Min Typ Max Unit Test Conditions/Comments SERIAL BUS REGULATOR
Input Voltage Range 3.6 5.25 V Regulated Output Voltage 3.2 3.4 V Dropout 440 mV 40 mA continuous current Regulation
Line 0.0043 %/V 4.5 V to 5.5 V Load 0.0093 %/mA @ 5 V, 220 nF ceramic decoupling capacitor
Power-Up Time 37 µs
Universal Serial Bus DC Specifications
Table 16. Universal Serial Bus DC Specifications Parameter Min Typ Max Unit Test Conditions/Comments RECEIVER
Single-Ended Input Voltage (Driven) High 2.0 V Low 0.8 V
Differential Receiver Input Common Mode 0.8 2.5 V Sensitivity 0.2 V V(USB DP) − V(USB DM)
TRANSMITTER Output Voltage
Low (VOL) 0 0.3 V Pull-up resistor asserted on the USB pin, USB DP, RPU to AVDD
High (VOH) 2.8 3.6 V Pull-down resistor asserted on USB DP and USB DM (15 kΩ to GND)
Driver Output Impedance 28 44 Ω RDRIVER + RSERIES Term Series Resistor 40 Ω Pull-Up Resistor (D+ High) 1.425 1.5 3.095 kΩ Termination voltage = USB regulator
voltage Pull-Up Resistor (D+ Low) 0.9 1.575 kΩ Termination voltage = USB regulator
voltage Pull-Down Resistors 14.25 15 24.8 kΩ
Universal Serial Bus AC Specifications
Meeting USB 2.0 compliance electrical tests.
Table 17. Universal Serial Bus AC Specifications Parameter Min Typ Max Unit Test Conditions/Comments FULL SPEED DRIVER TIMING CLOAD = 50 pF
Signaling Rate 11.988 12 MHz Output Time
Rise 4 20 ns VOH − VOL (10% to 90%), CLOAD = 50 pF Fall 4 20 ns VOH − VOL (10% to 90%), CLOAD = 50 pF
Rise and Fall Matching 90 111.1 % Exclude transition from idle Output Voltage Crossover 1.3 2.0 V Exclude transition from idle
FULL SPEED JITTER CLOAD = 50 pF Driver Jitter Generated −2 +2 ns Next transitions
−1 +1 ns Paired transitions Load Capacitance 50 pF Testing slew rate
ADuCM350 Data Sheet
Rev. A | Page 10 of 40
LCD, Charge Pump
Table 18. LCD, Charge Pump Specifications Parameter Min Typ Max Unit Test Conditions/Comments CAPACITANCE
Reservoir Capacitance Between VLCDVDD and VLCD_GND
0.47 1 µF
Flying Capacitance 2.2 4.7 nF Between VLCD FLY1 and VLCD FLY2 VLCD
Switching Voltage VLCD FLY1 −0.7 VLCD + 0.2 V Top of flying capacitor VLCD FLY2 0 VCCM V Bottom of flying capacitor
VLCD Charge Pump Switching Frequency
32 kHz
Minimum VLCD with Respect to VCCM_ANA and VCCM_DIG
2.1 V When <2.1 V after 62.5 ms elapses indicates fault condition
VLCDVDD VLCDVDD Voltage Range 2.4 3.65 V 5-bit programmable in steps of 40 mV VLCDVDD Pin Leakage 3 nA To VCCM 0.2 nA To GND VLCDVDD Start-Up Time 5 ms VLCDVDD = 0 V to 3.6 V, reservoir = 1 µF,
flying capacitor = 2.2 nF (minimum) and 4.7 nF (maximum)
VLCDVDD Line Regulation 0.32 % V_LCD_xx VOLTAGE RANGE
V_LCD_13 Voltage Range VLCD ÷ 3 − 10 VLCD ÷ 3 + 10 mV V_LCD_23 Voltage Range 2/3 VLCD − 13 2/3 VLCD + 13 mV
COMx PINS DC Voltage Across Segment and
COMx Pins 50 mV
PIN OUTPUT IMPEDANCE Segment 2000 Ω Common 130 Ω
SYSTEM CLOCKS/TIMERS The following tables document the system clock specifications in the ADuCM350.
Platform External Crystal Oscillator
Table 19. Platform External Crystal Oscillator Specifications Parameter Min Typ Max Unit Test Conditions/Comments LOW FREQUENCY
CEXT1 = CEXT2 12 15 18 pF External capacitor, C1 = C2 (symmetrical load)
Frequency 32,768 Hz HIGH FREQUENCY
CEXT1 = CEXT2 10 12 15 pF External capacitor Frequency 8 or 16 MHz
Data Sheet ADuCM350
Rev. A | Page 11 of 40
On-Chip RC Oscillators
Table 20. On-Chip RC Oscillators Specifications Parameter Min Typ Max Unit Test Conditions/Comments HIGH FREQUENCY RC OSCILLATOR
Frequency 16 MHz Accuracy −5 +5 % Start-Up Time 35 µs
LOW FREQUENCY RC OSCILLATOR Frequency 32,768 Hz Accuracy −20 +20 % Start-Up Time 980 µs
PLLs
Table 21. PLL Specifications Parameter Min Typ Max Unit Test Conditions/Comments SYSTEM PLL
Input Frequency 8 16 MHz Output Frequency 16 32 MHz Frequency Error 2500 ppm RMS Jitter 92 ps @ 32 MHz, external XTAL
USB PLL Input Frequency 8 16 MHz Output Frequency 16 60 MHz 16 MHz input Frequency Error 2500 ppm Period Jitter 68 ps @ 60 MHz, external XTAL
Watchdog, Wake-Up, and General-Purpose Timers
Table 22. Watchdog, Wake-Up, and General-Purpose Timers Specifications Parameter1 Min Typ Max Unit Test Conditions/Comments WATCHDOG TIMERS
Timeout Period Shortest 0.03 ms 32,768 Hz clock, prescaler = 1 Longest 8191 sec 32,768 Hz clock, prescaler = 4096
WAKE-UP TIMERS Timeout Period
Shortest 62.5 ns 16 MHz clock, prescaler = 1 Longest 136 Years 32,768 Hz clock, prescaler = 32,768
GENERAL-PURPOSE TIMER × 3 Timeout Period
Shortest 62.5 ns 16 MHz clock, prescaler = 1 Longest 65,535 sec 32,768 Hz clock, prescaler = 32,768
Timer Output PWM Frequency 1 16 MHz 1 Guaranteed by design.
ADuCM350 Data Sheet
Rev. A | Page 12 of 40
POWER MANAGEMENT SPECIFICATIONS The following tables cover the specifications for the power management section of the ADuCM350.
Power Supplies
Table 23. Power Supplies Specifications Parameter Min Typ Max Unit Test Conditions/Comments SUPPLIES
VCCM_ANA/VCCM_DIG 2 3.6 V VCCM_x pins connected to the CR2032 battery, main supply for ADuCM350 VCCM_ANA/VCCM_DIG 2.5 3.6 V Battery operating range VBACK 1.62 3.6 V Super capacitor pin, back-up mode supply VBUS 4.75 5 5.25 V USB 5 V supply VDD_IO 1.8 3.6 V Supply for some digital I/O pads; see Table 35, I/O supply column for details VLCDVDD 1.8 3.6 V Supply for LCD I/O
Power Supply Monitoring
Table 24. Power Supply Monitoring Specifications Parameter1 Min Typ Max Unit Test Conditions/Comments VCCM PSM
Voltage Detection Range 1.7 3.2 V 100 mV step size Hysteresis ±10 ±100 mV Trip Point Detection Accuracy Hysteresis + 70 mV
VRTC PSM Voltage Detection Range 1.55 1.7 V 100 mV step size Hysteresis ±25 ±100 mV Trip Point Detection Accuracy Hysteresis + 70 mV
VBACK PSM Voltage Detection Range 1.7 3.2 V 100 mV step size Hysteresis ±100 mV Trip Point Detection Accuracy Hysteresis + 70 mV
1 For details regarding these parameters, see the UG-587 hardware reference manual.
TRICKLE CHARGER
Table 25. Trickle Charger Specifications Parameter Min Typ Max Unit Test Conditions/Comments CURRENT
Charge Current 0.48 mA Limits load on button cell at power-up Reverse Current 1 μA
VOLTAGE Forward Voltage 40 120 mV Where forward current reduces to zero
Data Sheet ADuCM350
Rev. A | Page 13 of 40
TIMING CHARACTERISTICS LCD Segment/Common Timing Specifications
Table 26. LCD Segment/Common Timing Specifications1, 2
FRAMESEL[3] FRAMESEL[2] FRAMESEL[1] FRAMESEL[0] Static Mux 4× Mux
fLCD (Hz) Frame Rate (Hz) fLCD (Hz) Frame Rate (Hz) 0 0 0 0 256 128 1024 128 0 0 0 1 204.8 102.4 819.2 102.4 0 0 1 0 170.7 85.3 682.7 85.3 0 0 1 1 146.3 73.1 585.1 73.1 0 1 0 0 128 64 512 64 0 1 0 1 113.8 56.9 455.1 56.9 0 1 1 0 102.4 51.2 409.6 51.2 0 1 1 1 93.1 46.5 372.4 46.5 1 0 0 0 85.3 42.7 341.3 42.7 1 0 0 1 78.8 39.4 315.1 39.4 1 0 1 0 73.1 36.6 292.6 36.6 1 0 1 1 68.3 34.1 273.1 34.1 1 1 0 0 64 32 256 32 1 1 0 1 60.2 30.1 240.9 30.1 1 1 1 0 56.9 28.4 227.6 28.4 1 1 1 1 53.9 26.9 215.6 26.9 1 fLCD = fBCLK/(FRAMESEL + 4). See the UG-587 hardware reference manual for details 2 FRAMESEL[3], FRAMESEL[2], FRAMESEL[1], and FRAMESEL[0] indicate the bit numbers in the LCD_COM register.
I2C Timing
Capacitive load for each of the I2C bus lines (CB) = 400 pF maximum as per I2C bus specifications; I2C timing is guaranteed by design and not production tested.
Table 27. I2C Timing in Fast Mode (400 kHz) Parameter Description Min Max Unit tL Clock low pulse width 1300 ns tH Clock high pulse width 600 ns tSHD Start condition hold time 600 ns tDSU Data setup time 100 ns tDHD
1 Data hold time 0 ns tRSU Setup time for repeated start 600 ns tPSU Stop condition setup time 600 ns tBUF Bus-free time between a stop condition and a start condition 1.3 μs tR Rise time for both clock and data 20 + 0.1 Cb 300 ns tF Fall time for both clock and data 20 + 0.1 Cb 300 ns tSUP Pulse width of spike suppressed 0 50 ns 1 A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the VINH (minimum) of the SCL signal) to bridge the undefined region
of the falling edge of SCL.
Table 28. I2C Timing in Standard Mode (100 kHz) Parameter Description Min Max Unit tL Clock low pulse width 4.7 μs tH Clock high pulse width 4.0 ns tSHD Start condition hold time 4.7 μs tDSU Data setup time 250 ns tDHD
1 Data hold time 0 μs tRSU Setup time for repeated start 4.0 μs
ADuCM350 Data Sheet
Rev. A | Page 14 of 40
Parameter Description Min Max Unit tPSU Stop condition setup time 4.0 μs tBUF Bus-free time between a stop condition and a start condition 4.7 μs tR Rise time for both clock and data 1 μs tF Fall time for both clock and data 300 ns 1 A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the VINH (minimum) of the SCL signal) to bridge the undefined region
of the falling edge of SCL.
Figure 2. I2C-Compatible Interface Timing
SDA (I/O)
tBUF
MSB LSB ACK MSB
1982 TO 7
1SCL (I)
P SSTOP
CONDITIONSTART
CONDITION
S(R)REPEATED
START
tSUPtR
tF
tF
tRtH
tL tSUP
tDSUtDHD
tRSU
tDHD
tDSU
tSHD
tPSU
1207
3-00
2
Data Sheet ADuCM350
Rev. A | Page 15 of 40
I2S Timing Specifications
I2S timing is guaranteed by design and not production tested; timing specifications are given for a standard I2S data rate of 2.5 MHz; the I2S bus is designed to operate up to 25 MHz.
Table 29. I2S Timing: Master Transmitter Parameter Symbol Min Typ Max Unit Test Conditions/Comments1 I2S MASTER TRANSMITTER TIMING
SCLK Period T 360 400 440 ns Minimum Clock Period TTR 360 ns TTR is the minimum allowed clock
period for the transmitter, T > TTR Clock High Period tHC 160 ns Minimum > 0.35 × T = 140 ns Clock Low Period tLC 160 ns Minimum > 0.35 × T = 140 ns Delay tDTR 300 ns Minimum < 0.80 × T = 320 ns Data Hold Time tHTR 100 ns Minimum > 0 ns Clock Rise Time tRC 60 ns Minimum > 0.15 × TTR = 54 ns (slave
mode only) 1 T refers to the typical value listed for the SCLK period; therefore, T = 400 ns in this case.
Table 30. I2S Timing: Slave Receiver Parameter Symbol Min Typ Max Unit Test Conditions/Comments1 I2S SLAVE RECEIVER TIMING
SCLK Period T 360 400 440 ns TTR = 360 ns Clock High Period tHC 110 ns Minimum < 0.35 × T = 126 ns Clock Low Period tLC 160 ns Minimum < 0.35 × T = 126 ns Data Setup Time tSR 300 ns Minimum < 0.20 × T = 72 ns Data Hold Time tHTR 100 ns Minimum < 0 ns
1 T refers to the typical value listed for the SCLK period; therefore, T = 400 ns in this case.
Figure 3. I2S-Compatible Interface Transmitter Timing
SCLK
SD/WS
NOTES1. SD = SERIAL DATA, WS = WORD SELECT, WS = 0: CHANNEL 1 (LEFT), WS = 1: CHANNEL 2 (RIGHT).
*tRC IS ONLY RELEVANT FOR TRANSMITTERS IN SLAVE MODE.
tRC*
tHTR ≥ 0
tLC ≥ 0.35T tHC ≥ 0.35T
VH = 2.0V
VL = 0.8V
T
tDTR ≤ 0.8T
1207
3-00
3
ADuCM350 Data Sheet
Rev. A | Page 16 of 40
Figure 4. I2S-Compatible Interface Receiver Timing
SPI Timing
SPIH can be used for high data rate peripherals.
Table 31. SPI Master Mode Timing1 Parameter Description Min Typ Max Unit tSL SCLK low pulse width2 (SPIXDIV[5:0] + 1) × tUCLK ns tSH SCLK high pulse width2 (SPIXDIV[5:0] + 1) × tUCLK ns tDAV Data output valid after SCLK edge 0 35.5 ns tDOSU Data output setup before SCLK edge2 (SPIDIV + 1) × tUCLK ns tDSU Data input setup time before SCLK edge 58.7 ns tDHD Data input hold time after SCLK edge 16 ns tDF Data output fall time 12 35.5 ns tDR Data output rise time 12 35.5 ns tSR SCLK rise time 12 35.5 ns tSF SCLK fall time 12 35.5 ns 1 Guaranteed by design. 2 tUCLK = 62.5 ns. It corresponds to the maximum internal clock frequency before clock dividers.
Figure 5. SPI Master Mode Timing (Phase Mode = 1)
SCLK
SDANDWS
tSR ≥ 0.2T
VH = 2.0V
VL =0.8V
tHTR ≥ 0
tLC ≥ 0.35T tHC ≥ 0.35T
T
1207
3-00
4
NOTES1. SD = SERIAL DATA, WS = WORD SELECT, WS = 0: CHANNEL 1 (LEFT), WS = 1: CHANNEL 2 (RIGHT).
SCLK(POLARITY = 0)
CS1/2 SCLKCYCLE
SCLK(POLARITY = 1)
MOSI MSB BIT 6 TO BIT 1 LSB
MISO MSB IN BIT 6 TO BIT 1 LSB IN
tSH
tCS
tSL
3/4 SCLKCYCLE
tSFS
tSR tSF
tDRtDFtDAV
tDSU
tDHD 1207
3-00
5
Data Sheet ADuCM350
Rev. A | Page 17 of 40
Figure 6. SPI Master Mode Timing (Phase Mode = 0)
Table 32. SPI Slave Mode Timing Parameter Description Min Typ Max Unit tCS CS to SCLK edge 38 ns
tSL SCLK low pulse width1 (SPIXDIV[5:0] + 1) × tUCLK ns tSH SCLK high pulse width1 62.5 (SPIDIV[5:0] + 1) × tUCLK ns tDAV Data output valid after SCLK edge 49.1 ns tDSU Data input setup time before SCLK edge 20.2 ns tDHD Data input hold time after SCLK edge 10.1 ns tDF Data output fall time 12 35.5 ns tDR Data output rise time 12 35.5 ns tSR SCLK rise time 12 35.5 ns tSF SCLK fall time 12 35.5 ns tDOCS Data output valid after CS edge 25 ns
tSFS CS high after SCLK edge 0 ns 1 tUCLK = 62.5 ns. It corresponds to the maximum internal clock frequency before clock dividers.
Figure 7. SPI Slave Mode Timing (Phase Mode = 1)
SCLK(POLARITY = 0)
SCLK(POLARITY = 1)
MOSI MSB BIT 6 TO BIT 1 LSB
MISO MSB IN BIT 6 TO BIT 1 LSB IN
tSH
tSR tSF
tDRtDF
tDAVtDOSU
tDSUtDHD
CS1 SCLK CYCLE
tCS
tSL
1 SCLK CYCLE
tSFS
1207
3-00
6
SCLK(POLARITY = 0)
CS
SCLK(POLARITY = 1)
tSHtSL
tSR tSF
tSFS
MISO MSB BIT 6 TO BIT 1 LSB
MOSI MSB IN BIT 6 TO BIT 1 LSB IN
tDHD
tDSU
tDAV tDRtDF
tCS12
073-
007
ADuCM350 Data Sheet
Rev. A | Page 18 of 40
Figure 8. SPI Slave Mode Timing (Phase Mode = 0)
SCLK(POLARITY = 0)
CS
SCLK(POLARITY = 1)
tSH tSLtSR tSF
tSFS
MISO
MOSI MSB IN BIT 6 TO BIT 1 LSB IN
tDHD
tDSU
MSB BIT 6 TO BIT 1 LSB
tDOCS
tDAV
tDRtDF
tCS
1207
3-00
8
Data Sheet ADuCM350
Rev. A | Page 19 of 40
ABSOLUTE MAXIMUM RATINGS TA = 25°C, unless otherwise noted.
Table 33. Parameter Rating Supplies
VCCM_ANA, VCCM_DIG, VLCDVDD, VDD_IO, VBACK to AGND_x/DGNDx
−0.3 V to +3.6 V
Decoupling DVDD, AVDD_RX/TX, VBIAS, VREF, VUSB −0.3 V to +2.0 V
Digital Input/Output P0.x, P1.x, P2.x, P3.x, P4.x, BOOT, RESETX −0.3 V to +3.6 V
TRACEx −0.3 V to +3.6 V Switch Matrix (RCAL 1, RCAL 2, AFE x) −0.3 V to +3.6 V TIA (TIA_I, TIA_O) −0.3 V to +3.6 V Analog Inputs (AN_x) −0.3 V to +3.6 V REF_EXCITE −0.3 V to +1.98 V VLCD FLY1, VLCD FLY2 −0.3 V to +3.6 V V_LCD_13, V_LCD_23 −0.3 V to +3.6 V VBUS to DGND −0.3 V to +5.25 V USB DM, USB DP to DGND −0.3 V to +3.6 V HF_XTALx, LF_XTALx −0.3 V to +1.98 V Analog Ground to Digital Ground
AGND CTOUCH, AGND_RX/TX, AGND_REF to DGND, DGND1, DGND2, DGND USB
−0.3 V to +0.3 V
Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.
THERMAL RESISTANCE θJA is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages; assumes use of a JEDEC 4-layer board.
Table 34. Thermal Resistance Package Type θJA Unit CSP_BGA 35 °C/W
ESD CAUTION
ADuCM350 Data Sheet
Rev. A | Page 20 of 40
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
Figure 9. Bump Location (Top View Looking Through Device, Bumps Not to Scale)
Table 35. Pin Function Descriptions
Pin No. Mnemonic I/O1 I/O Supply2 GPIO Pull-Up/Down2 Description
Power and Ground P4 VCCM_ANA S VCCM_ANA N/A Battery Connection and Analog Circuit Power.
Connect VCCM_ANA to the CR2032 battery. VCCM_ANA powers the analog circuits. This pin is connected to VCCM_DIG internally.
H6 VCCM_DIG S VCCM_DIG N/A Battery Connection and Digital Circuit Power. Connect VCCM_DIG to the CR2032 battery. VCCM_DIG powers the digital circuits. This pin is connected to VCCM_ANA internally.
G2 VBUS S VBUS N/A 5 V USB Supply Voltage. M1 VBACK S VBACK N/A RTC Supply. Connect VBACK to the super
capacitor. H15 VDD_IO S VDD_IO N/A VDD_IO Supply. E1 VUSB A VUSB N/A Regulated USB 3.6 V Supply. R10 VREF A N/A N/A 1.8 V Reference Voltage Decoupling Capacitor
Pin. P10 VBIAS A N/A N/A 1.1 V Bias Voltage Decoupling Capacitor Pin.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R TIA_O
TIA_I
AFE 7AFE 5AFE 3
AFE 2
AFE 1RCAL 2
RCAL 1 AN_B
AN_C
VBIAS
VREF
AFE 8AFE 6AFE 4
AVDD_RX/AVDD_TX
VCCM_ANA AN_A
AN_DREF_EXCITE
AGND_RX/AGND_TX
AGNDCTOUCH
P3.7/URX/TOUTC/SPI1_CS
P3.6/UTX/TOUTB/
SPI1_MOSI
P3.4/I2CSCL/
SPI1_SCLKP3.1/
SPI0_MISO
P0.14/SPIH_MOSI
P0.12/SPIH_SCLK
P0.2/CAPT_C
P0.3/CAPT_D
DGNDP3.5/
I2CSD/SPI1_MISO
RESETX AGND_REF
P0.4/CAPT_E
P0.1/CAPT_B
P3.0/SPI0_SCLK
P3.14/LRCLK
P3.13/BEEPX/SDATA
P3.12/BEEP/
BMCLK
DGNDUSB
P0.0/CAPT_A
P0.5/CAPT_F
P3.11/S32
P3.10/S31
P3.9/S30P3.8/S29
P2.15/S28
VCCM_DIG
P2.7/S20/TOUTA
P2.9/S22P2.10/S23
P2.11/S24 P2.12/S25
P2.13/S26
P2.14/S27
P2.6/S19/TE
P1.15/S18/D15
P1.14/S17/D14
P1.13/S16/D13
P1.12/S15/D12
P1.11/S14/D11
P1.10/S13/D10
P1.9/S12/D9
DGND2/LCD_GND
P1.3/S6/D3
P1.4/S7/D4
P1.5/S8/D5
P1.6/S9/D6
P1.7/S10/D7
P1.8/S11/D8
P2.3/COM3/DCX
P2.2/COM2/CSX
V_LCD_23
P1.2/S5/D2/DIN
P1.1/S4/D1/DOUT
P1.0/S3/D0/SCL
P2.5/S2/ECLOCK-
WRX
P2.4/S1/RWX-RDX
P2.1/COM1/RESX
P2.0/COM0 P2.8/S21
DGND1
DNC
P3.3/SPI0_CS
P3.2/SPI0_MOSI
VDD_IO
TRACECLKTRACE0
TRACE2
TRACE3
TRACE1
TRST
LF_XTAL1
P0.11
P0.15/SPIH_CS
TCK-SWCLK/
P0.9
TMS-SWDIO/
P0.8
LF_XTAL2
P0.13/SPIH_MISO
TDO-SWO/P0.6/UTX
P0.10/TOUTC
P4.2/TOUTB
P4.1/I2CSD
TDI/P0.7/URX
P4.0/I2CSCL
VBACK
VBUSUSB DP
VUSB
USB DM
VLCDVDD
HF_XTAL2 V_LCD_13
HF_XTAL1
VLCD FLY2
VLCD FLY1
DVDD
BOOT
1207
3-00
9
Data Sheet ADuCM350
Rev. A | Page 21 of 40
Pin No. Mnemonic I/O1 I/O Supply2 GPIO Pull-Up/Down2 Description
K1 DVDD A N/A N/A 1.8 V Digital Regulator Decoupling Capacitor Pin. R4 AVDD_RX/AVDD_TX A AVDD TX/RX N/A 1.8 V Analog Regulator Decoupling Capacitor
Pin for Receiver (Rx)/Transmitter (Tx) Circuits. K9 AGND_RX/AGND_TX G N/A N/A Rx/Tx Analog Ground. K10 AGND_REF G N/A N/A Reference Ground. H14 DGND G N/A N/A Digital Ground. G6 DGND1 G N/A N/A Digital Ground. F7 DGND2/LCD_GND G N/A N/A Digital Ground/Ground for LCD. F6 DGND USB G N/A N/A USB Ground. Connect DGND USB to the
digital ground plane. AFE Pins P12 AN_A A VCCM_ANA N/A ADC Mux Input. P13 AN_B A VCCM_ANA N/A ADC Mux Input. R13 AN_C A VCCM_ANA N/A ADC Mux Input. R14 AN_D A VCCM_ANA N/A ADC Mux Input. P5 RCAL 1 A VCCM_ANA N/A Terminal A of Calibration Resistor. Connect
RCAL 1 to the switch matrix. R5 RCAL 2 A VCCM_ANA N/A Terminal B of Calibration Resistor. Connect
RCAL 2 to the switch matrix. R6 AFE 1 A VCCM_ANA N/A Uncommitted AFE Pin 1. P6 AFE 2 A VCCM_ANA N/A Uncommitted AFE Pin 2. R7 AFE 3 A VCCM_ANA N/A Uncommitted AFE Pin 3. P7 AFE 4 A VCCM_ANA N/A Uncommitted AFE Pin 4. R8 AFE 5 A VCCM_ANA N/A Uncommitted AFE Pin 5. P8 AFE 6 A VCCM_ANA N/A Uncommitted AFE Pin 6. R9 AFE 7 A VCCM_ANA N/A Uncommitted AFE Pin 7. P9 AFE 8 A VCCM_ANA N/A Uncommitted AFE Pin 8. P11 TIA_I A VCCM_ANA N/A Transimpedance Amplifier Input. Connect the
IV resistor to this pin. R11 TIA_O A VCCM_ANA N/A Transimpedance Amplifier Output. Connect
the IV resistor to this pin. R12 REF_EXCITE A VCCM_ANA N/A Gated Precision Reference Voltage. Debug Interface J1 TDO-SWO/P0.6/UTX I/O VCCM_DIG Pull-up JTAG Serial Data Output or Serial Wire Trace
Output/GPIO/UART_TX. This is a multifunction pin.
J2 TDI/P0.7/URX I/O VCCM_DIG Pull-up JTAG Serial Data Input/GPIO/UART_RX. This is a multifunction pin.
H1 TMS-SWDIO/P0.8 I/O VCCM_DIG Pull-up JTAG Test Mode Select or Serial Wire Data/GPIO. This is a multifunction pin.
H2 TCK-SWCLK/P0.9 I/O VCCM_DIG Pull-down JTAG Test Clock or Serial Wire Clock/GPIO. This is a multifunction pin.
R15 TRST I VCCM N/A Trace Reset. M15 TRACECLK O VCCM N/A Trace Clock. M14 TRACE0 O VCCM N/A Trace Data 0. N15 TRACE1 O VCCM N/A Trace Data 1. N14 TRACE2 O VCCM N/A Trace Data 2. P15 TRACE3 O VCCM N/A Trace Data 3.
ADuCM350 Data Sheet
Rev. A | Page 22 of 40
Pin No. Mnemonic I/O1 I/O Supply2 GPIO Pull-Up/Down2 Description
SPI H R3 P0.12/SPIH_SCLK I/O VCCM_DIG Pull-up GPIO/Serial Port H Clock. This is a dual
function pin. P2 P0.13/SPIH_MISO I/O VCCM_DIG Pull-up GPIO/Serial Port H MISO. This is a dual
function pin. P3 P0.14/SPIH_MOSI I/O VCCM_DIG Pull-up GPIO/Serial Port H MOSI. This is a dual
function pin. M2 P0.15/SPIH_CS I/O VCCM_DIG Pull-up GPIO/Serial Port H Chip Select (Active Low).
This is a dual function pin. Other Serial Ports F14 P3.0/SPI0_SCLK I/O VDD_IO Pull-up GPIO/SPI 0 SCLK. This is a dual function pin. G14 P3.1/SPI0_MISO I/O VDD_IO Pull-up GPIO/SPI 0 MISO. This is a dual function pin. F15 P3.2/SPI0_MOSI I/O VDD_IO Pull-up GPIO/SPI 0 MOSI. This is a dual function pin. F10 P3.3/SPI0_CS I/O VDD_IO Pull-up GPIO/SPI 0 Chip Select (Active Low). This is a
dual function pin. G10 P3.4/I2CSCL/SPI1_SCLK I/O VDD_IO Pull-up GPIO (External Interrupt 7)/I2C Clock/SPI 1
SCLK. This is a multifunction pin. H10 P3.5/I2CSD/SPI1_MISO I/O VDD_IO Pull-up GPIO/I2C Data/SPI 1 MISO. This is a
multifunction pin. G15 P3.6/UTX/TOUTB/SPI1_MOSI I/O VDD_IO Pull-up GPIO/UART Tx/Timer B Output/SPI 1 MOSI.
This is a multifunction pin. J10 P3.7/URX/TOUTC/SPI1_CS I/O VDD_IO Pull-up GPIO/UART Rx/Timer C Output/SPI 1 Chip
Select (Active Low). This is a multifunction pin. USB F1 USB DM I/O VCCM_DIG N/A USB Data −. G1 USB DP I/O VCCM_DIG N/A USB Data +. CapTouch Interface K15 P0.0/CAPT_A A VCCM_DIG Pull-up GPIO (External Interrupt 1)/CapTouch A. This is
a dual function pin. J15 P0.1/CAPT_B A VCCM_DIG Pull-up GPIO (External Interrupt 2)/CapTouch B. This is
a dual function pin. L15 P0.2/CAPT_C A VCCM_DIG Pull-up GPIO (External Interrupt 3)/CapTouch C. This is
a dual function pin. K14 P0.3/CAPT_D A VCCM_DIG Pull-up GPIO (External Interrupt 4)/CapTouch D. This
is a dual function pin. J14 P0.4/CAPT_E A VCCM_DIG Pull-up GPIO (External Interrupt 5)/CapTouch E. This is
a dual function pin. L14 P0.5/CAPT_F A VCCM_DIG Pull-up GPIO (External Interrupt 6)/CapTouch F. This is
a dual function pin. P14 AGND CTOUCH G N/A N/A Capacitance to Digital Converter AC Shield. System Clocks P1 LF_XTAL1 A RTC_VBACK N/A 32 kHz XTAL Pin. N1 LF_XTAL2 A RTC_VBACK N/A 32 kHz XTAL Pin. D1 HF_XTAL1 A DVDD N/A 16 MHz XTAL Pin. C1 HF_XTAL2 A DVDD N/A 16 MHz XTAL Pin. Display E2 VLCD FLY1 A VLCD VDD N/A LCD Flying Capacitor Top Plate. F2 VLCD FLY2 A VLCD VDD N/A LCD Flying Capacitor Bottom Plate. D2 VLCDVDD S N/A N/A Full-Scale LCD Voltage Output or VLCD Supply. C2 V_LCD_13 A VLCD VDD N/A One-Third (1/3) LCD Voltage. Leave this pin as
no connect. B1 V_LCD_23 A VLCD VDD N/A Two-Thirds (2/3) LCD Voltage. Leave this pin
as no connect.
Data Sheet ADuCM350
Rev. A | Page 23 of 40
Pin No. Mnemonic I/O1 I/O Supply2 GPIO Pull-Up/Down2 Description
B2 P2.0/COM0 I/O VLCD VDD Pull-up GPIO/Common Output 0 for LCD Back Plane (COM 0). This is a dual function pin.
A2 P2.1/COM1/RESX I/O VLCD VDD Pull-up GPIO/COM 1/Parallel Display Interface (PDI) Reset. This is a multifunction pin.
B3 P2.2/COM2/CSX I/O VLCD VDD Pull-up GPIO/COM 2/PDI Chip Select. This is a multifunction pin.
A3 P2.3/COM3/DCX I/O VLCD VDD Pull-up GPIO/COM 3/PDI Data Select. This is a multifunction pin.
B4 P2.4/S1/RWX-RDX I/O VLCD VDD Pull-up GPIO/Segment Driver 1 (SEG 1)/PDI R/WX or RDX. This is a multifunction pin.
A4 P2.5/S2/ECLOCK-WRX I/O VLCD VDD Pull-up GPIO/SEG 2/PDI E Clock Output (Motorola Bus Mode) or PD Write Select (Intel® Bus Mode). This is a multifunction pin.
A5 P1.0/S3/D0/SCL I/O VLCD VDD Pull-down GPIO/SEG 3/PDI D0/PDI Serial Port Clock. This is a multifunction pin.
B5 P1.1/S4/D1/DOUT I/O VLCD VDD Pull-down GPIO/SEG 4/PDI D1/PDI Serial Port Data Output. This is a multifunction pin.
A6 P1.2/S5/D2/DIN I/O VLCD VDD Pull-down GPIO/SEG 5/PDI D2/PDI Serial Port Data Input. This is a multifunction pin.
B6 P1.3/S6/D3 I/O VLCD VDD Pull-down GPIO/SEG 6/PDI D3. This is a multifunction pin. A7 P1.4/S7/D4 I/O VLCD VDD Pull-down GPIO/SEG 7/PDI D4. This is a multifunction pin. B7 P1.5/S8/D5 I/O VLCD VDD Pull-down GPIO/SEG 8/PDI D5. This is a multifunction pin. A8 P1.6/S9/D6 I/O VLCD VDD Pull-down GPIO/SEG 9/PDI D6. This is a multifunction pin. B8 P1.7/S10/D7 I/O VLCD VDD Pull-down GPIO/SEG 10/PDI D7/System Clock Output.
This is a multifunction pin. A9 P1.8/S11/D8 I/O VLCD VDD Pull-down GPIO/SEG 11/PDI D8. This is a multifunction pin. B9 P1.9/S12/D9 I/O VLCD VDD Pull-down GPIO/SEG 12/ PDI D9. This is a multifunction pin. A10 P1.10/S13/D10 I/O VLCD VDD Pull-down GPIO/SEG 13/PDI D10. This is a multifunction
pin. B10 P1.11/S14/D11 I/O VLCD VDD Pull-down GPIO/SEG 14/PDI D11. This is a multifunction
pin. A11 P1.12/S15/D12 I/O VLCD VDD Pull-down GPIO/SEG 15/PDI D12. This is a multifunction
pin. B11 P1.13/S16/D13 I/O VLCD VDD Pull-down GPIO/SEG 16/PDI D13. This is a multifunction
pin. A12 P1.14/S17/D14 I/O VLCD VDD Pull-down GPIO/SEG 17/PDI D14. This is a multifunction
pin. B12 P1.15/S18/D15 I/O VLCD VDD Pull-down GPIO/SEG 18/PDI D15. This is a multifunction
pin. D15 P2.6/S19/TE I/O VLCD VDD Pull-down GPIO/SEG 19/TE. This is a multifunction pin. C15 P2.7/S20/TOUTA I/O VLCD VDD Pull-down GPIO/SEG 20/Timer A Output. This is a multi-
function pin. B15 P2.8/S21 I/O VLCD VDD Pull-down GPIO/SEG 21. This is a dual function pin. A14 P2.9/S22 I/O VLCD VDD Pull-down GPIO/SEG 22. This is a dual function pin. A13 P2.10/S23 I/O VLCD VDD Pull-down GPIO/SEG 23. This is a dual function pin. B13 P2.11/S24 I/O VLCD VDD Pull-down GPIO/SEG 24. This is a dual function pin. B14 P2.12/S25 I/O VLCD VDD Pull-up GPIO/SEG 25. This is a dual function pin. D14 P2.13/S26 I/O VLCD VDD Pull-up GPIO/SEG 26. This is a dual function pin. E15 P2.14/S27 I/O VLCD VDD Pull-up GPIO/SEG 27. This is a dual function pin. A15 P2.15/S28 I/O VLCD VDD Pull-up GPIO/SEG 28. This is a dual function pin. F8 P3.8/S29 I/O VLCD VDD Pull-up GPIO/SEG 29. This is a dual function pin. F9 P3.9/S30 I/O VLCD VDD Pull-up GPIO/SEG 30. This is a dual function pin. C14 P3.10/S31 I/O VLCD VDD Pull-up GPIO/SEG 31. This is a dual function pin. E14 P3.11/S32 I/O VLCD VDD Pull-up GPIO/SEG 32. This is a dual function pin.
ADuCM350 Data Sheet
Rev. A | Page 24 of 40
Pin No. Mnemonic I/O1 I/O Supply2 GPIO Pull-Up/Down2 Description
Miscellaneous Digital Input/Output K8 RESETX I VCCM_DIG Pull-up Reset Pin (Active Low). L1 P4.0/I2CSCL I/O VCCM_DIG Pull-up GPIO (External Interrupt 0)/I2C Clock. This is a
dual function pin. L2 P4.1/I2CSD I/O VCCM_DIG Pull-up GPIO/I2C Data. This is a dual function pin. R1 P4.2/TOUTB I/O VCCM_DIG Pull-up GPIO/Timer B Output. This is a dual function
pin. R2 P0.10/TOUTC I/O VCCM_DIG Pull-up GPIO (External Interrupt 8)/Timer C Output.
This is a dual function pin. K2 P0.11 I/O VCCM_DIG Pull-up GPIO (External Clock Input Pin). N2 BOOT I VCCM_DIG Pull-down The device enters serial download mode if
this pin is held high during, and for a short time after, a reset. It executes user code after any reset event or if the pin is low.
A1 DNC N/A N/A Do Not Connect. Leave this pin floating. Audio K6 P3.12/BEEP/BMCLK I/O VCCM_DIG Pull-down GPIO/Beeper Output Positive/I2S Bit Clock.
This is a multifunction pin. K7 P3.13/BEEPX/SDATA I/O VCCM_DIG Pull-down GPIO/Beeper Output Negative/I2S Serial Data
Output. This is a multifunction pin. J6 P3.14/LRCLK I/O VCCM_DIG Pull-down GPIO/I2S Frame Clock. This is a dual function pin. 1 S is supply, A is analog input, I is digital input, O is digital output, I/O is digital input/output, and G is ground. 2 N/A means not applicable.
Data Sheet ADuCM350
Rev. A | Page 25 of 40
TYPICAL PERFORMANCE CHARACTERISTICS
Figure 10. ALDO Line Regulation
Figure 11. ALDO Load Regulation
Figure 12. VREF Line Regulation
Figure 13. VREF Load Regulation
Figure 14. REF_EXCITE Load Regulation
Figure 15. VBIAS Line Regulation
1.7980
1.7985
1.7990
1.7995
1.8000
1.8005
1.8010
2.50 2.75 3.00 3.25 3.50
ALD
O V
OLT
AG
E (V
)
VCCM (V)
10mA LOAD
1207
3-01
0
1.790
1.795
1.800
1.805
1.810
–0.010 –0.008 –0.006 –0.004 –0.002 0
ALD
O V
OLT
AG
E (V
)
ALDO CURRENT (A) 1207
3-01
1
1.80050
1.80055
1.80060
1.80065
1.80070
1.80075
1.80080
1.80085
1.80090
1.80095
1.80100
2.5 2.7 2.9 3.1 3.3 3.5
VREF
(V)
VCCM (V)
300µA LOAD ON VREF
1207
3-01
2
1.8000
1.8001
1.8002
1.8003
1.8004
1.8005
1.8006
1.8007
1.8008
1.8009
1.8010
–0.0003 –0.0002 –0.0001 0
VREF
VO
LTA
GE
(V)
LOAD CURRENT (A)
VCCM = 3.6V
VCCM = 2.5V
1207
3-01
3
1.792
1.794
1.796
1.798
1.800
1.802
1.804
–0.0003 –0.0002 –0.0001 0
REF
_EXC
ITE
VOLT
AG
E (V
)
REF_EXCITE LOAD CURRENT (A) 1207
3-01
4
1.09990
1.09992
1.09994
1.09996
1.09998
1.10000
1.10002
1.10004
2.5 2.7 2.9 3.1 3.3 3.5
VBIA
S (V
)
VCCM (V) 1207
3-01
5
ADuCM350 Data Sheet
Rev. A | Page 26 of 40
Figure 16. ADC TIA_O INL (16-Bit) vs. Code (±150 μA)
Figure 17. ADC ADC TIA_O DNL (16-Bit) vs. Code
Figure 18. ADC ADC TIA_O INL (16-Bit) vs. Code (Temperature)
Figure 19. ADC TIA_O DNL (16-Bit) vs. Code (Temperature)
Figure 20. ADC AN_A INL (16-Bit) vs. Code
Figure 21. ADC AN_A DNL (16-Bit) vs. Code
–1.0
–0.8
–0.6
–0.4
–0.2
0
0.2
0.4
0.6
0.8
1.0
10200 15200 20200 25200 30200 35200 40200 45200 50200
TIA
_O IN
L (L
SB)
CODE 1207
3-01
6
VCCM = 3.6VVCCM = 3.0VVCCM = 2.4V
VCCM
–1.0
–0.8
–0.6
–0.4
–0.2
0
0.2
0.4
0.6
0.8
1.0
TIA
_O D
NL
(LSB
)
10200 15200 20200 25200 30200 35200 40200 45200 50200
CODE 1207
3-01
7
VCCM = 3.6VVCCM = 3.0VVCCM = 2.4V
VCCM
–1.0
–0.8
–0.6
–0.4
–0.2
0
0.2
0.4
0.6
0.8
1.0
10000 15000 20000 25000 30000 35000 40000 45000 50000
TIA
_O IN
L (L
SB)
CODE
50°C25°C0°C
VCCM = 3.0 V
1207
3-01
8
–1.0
–0.8
–0.6
–0.4
–0.2
0
0.2
0.4
0.6
0.8
1.0
10000 15000 20000 25000 30000 35000 40000 45000 50000
TIA
_O D
NL
(LSB
)
CODE
50°C25°C0°C
VCCM = 3.0 V
1207
3-01
9
17500 22500 27500 32500 37500 42500–1.0
–0.8
–0.6
–0.4
–0.2
0
0.2
0.4
0.6
0.8
1.0
AN
_A
INL
(LSB
)
CODE 1207
3-02
0
VCCM = 3.6VVCCM = 3.0VVCCM = 2.4V
VCCM
–1.0
–0.8
–0.6
–0.4
–0.2
0
0.2
0.4
0.6
0.8
1.0
17500 22500 27500 32500 37500 42500
AN
_A
DN
L ( L
SB )
CODE 1207
3-02
1
VCCM = 3.6VVCCM = 3.0VVCCM = 2.4V
VCCM
Data Sheet ADuCM350
Rev. A | Page 27 of 40
Figure 22. ADC AN_A INL (16-Bit) vs. Code (Temperature)
Figure 23. ADC AN_A DNL (16-Bit) vs. Code (Temperature)
Figure 24. Receive Channel Antialias Filter Roll-Off
Figure 25. DAC INL (12-Bit) vs. Code
Figure 26. DAC DNL (12-Bit) vs. Code
Figure 27. Noise Spectral Density
17510 22510 27510 32510 37510 42510 47510
AN
_A
INL
(LSB
)
CODE
–1.0
–0.8
–0.6
–0.4
–0.2
0
0.2
0.4
0.6
0.8
1.050°C25°C0°C
VCCM = 3.0V
1207
3-02
2
AN
_A
DN
L (L
SB)
17510 22510 27510 32510 37510 42510 47510
CODE
–1.0
–0.8
–0.6
–0.4
–0.2
0
0.2
0.4
0.6
0.8
1.050°C25°C0°C
VCCM = 3.0V12
073-
023
–18
–15
–12
–9
–6
–3
0
1k 10k 100k
AM
PLIT
UD
E (d
B)
FREQUENCY (Hz) 1207
3-02
4
3.6V3.0V2.4V
–0.6
–1.0
–0.8
–0.4
–0.2
0
0.2
0.4
0.6
0.8
1.0
0 500 1000 1500 2000CODE
2500 3000 3500 4000
DA
C IN
L(L
SB)
MEASURED ACROSS RCALATTEN OFFCOMP OFFDAC CODE 0x200 TO 0xE00
2.5V3.0V3.6V
1207
3-02
5
–1.0
–0.8
–0.6
–0.4
–0.2
0
0.2
0.4
0.6
0.8
1.0
0 500 1000 1500 2000 2500 3000 3500 4000
DA
C D
NL
(LSB
)
CODE
MEASURED ACROSS RCALATTEN OFFCOMP OFFDAC CODE 0x200 TO 0xE00
2.5V3.0V3.6V
1207
3-02
6
0.01
0.1
1
10
100
1 10 100 1k 10k 100k
(µV/
√Hz)
DAC CODE = 0x800 (MIDSCALE)VCCM = 3.3VMEASURED AT RCAL
DAC_ATTEN_EN = 0
DAC_ATTEN_EN = 1
FREQUENCY (Hz) 1207
3-02
7
ADuCM350 Data Sheet
Rev. A | Page 28 of 40
Figure 28. Settling Time of the DAC at RCAL
Figure 29. Impedance Measurement Magnitude Accuracy
Figure 30. Impedance Measurement Phase Accuracy
Figure 31. Impedance Measurement Magnitude Precision
Figure 32. Impedance Measurement Phase Precision
Figure 33. CapTouch Linearity
0.4
0.6
0.8
1.0
1.2
1.4
1.6
–15 –10 –5 0 5 10 15 20 25 30
VO
LTA
GE
AT
RC
AL
(V
)
TIME (µs)
0xC00 TO 0x400
0x400 TO 0xC00
1207
3-02
8
0
10
20
30
40
50
60
70
80
90
190.94 191.04 191.13 191.23 191.32 191.42
NU
MB
ER
OF
UN
ITS
IMPEDANCE MAGNITUDE (Ω)
Z = 127Ω + 56nFSINE AMPLITUDE = 9mV rmsDAC_ATTEN_EN = 1RTIA = 7.5kΩ
1207
3-02
9
1000 ADuCM350DEVICES MEASURED
0
10
20
30
40
50
60
70
80
90
100
–48.66 –48.63 –48.59 –48.55 –48.52 –48.48
NU
MB
ER
OF
UN
ITS
IMPEDANCE PHASE (°)
Z = 127Ω + 56nFSINE AMPLITUDE = 9mV rmsDAC_ATTEN_EN = 1RTIA = 7.5kΩ
1207
3-03
0
1000 ADuCM350DEVICES MEASURED
0
50
100
150
200
250
300
350
400
450
500
181.5 182.2 183.0 183.7 184.4 185.2
NU
MB
ER
OF
UN
ITS
IMPEDANCE MAGNITUDE (Ω) 1207
3-03
2
1000 MEASUREMENTSON 1 ADuCM350 DEVICE
Z = 127Ω + 56nFSINE AMPLITUDE = 9mV rmsDAC_ATTEN_EN = 1RTIA = 7.5kΩ
0
50
100
150
200
250
300
350
400
450
500
40.08 40.28 40.48 40.68 40.88 41.08
MU
MB
ER
OF
UN
ITS
IMPEDANCE PHASE (°)
Z = 127Ω + 56nFSINE AMPLITUDE = 9mV rmsDAC_ATTEN_EN = 1RTIA = 7.5kΩ
1207
3-03
1
1000 MEASUREMENTSON 1 ADuCM350 DEVICE
0
2000
4000
6000
8000
10000
12000
14000
16000
18000
0 5 10 15 20 25 30 35 40 45 50 55 60 65 70
CD
C C
OD
ES
INPUT CAPACITANCE (pF)
4.662pF_G16.993pF_G19.324pF_G12.331pF_G24.662pF_G26.993pF_G29.324pF_G22.331pF_G44.662pF_G46.993pF_G49.324pF_G4
CAPDAC COMPENSATEDAT 50pF
AUTOZERO = 2µsHOLD TIME = 2µsPH13 = 2µsPH23 = 4µs
1207
3-03
3
Data Sheet ADuCM350
Rev. A | Page 29 of 40
Figure 34. CapTouch SNR
Figure 35. GPIO VOL vs. IOL
Figure 36. GPIO VOH vs. IOH
–180
–160
–140
–120
–100
–80
–60
–40
–20
0
20
0 10 20 30 40 50 60 70 80
AM
PLIT
UD
E (d
B)
FREQUENCY (kHz)
1kHz TONE
1207
3-03
4
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0 0.001 0.002 0.003 0.004 0.005 0.006 0.007
V OL
(V)
IOL (A)
GPIO P1.1 HIGH DRIVE
GPIO P1.1 LOW DRIVE
1207
3-03
5
0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
–0.016 –0.014 –0.012 –0.010 –0.008 –0.006 –0.004 –0.002 0 0.002
V OH
(V)
IOH (A)
GPIO P1.1 HIGH DRIVE
GPIO P1.1 LOW DRIVE
1207
3-03
6
ADuCM350 Data Sheet
Rev. A | Page 30 of 40
ANALOG FRONT END
Figure 37. AFE System Block Diagram
For full details on the ADuCM350, refer to the UG-587 hardware reference manual.
The ADuCM350 is a high accuracy, configurable, AFE with a low power, peripheral rich, microcontroller subsystem.
EXCITATION STAGE The excitation/transmit stage consists of a 12-bit DAC with an excitation buffer and an instrumentation amplifier in a feedback path to the DAC, which forces an accurate voltage across the impedance to be measured, thereby removing parasitics from the measurement system.
All measurements are referenced to a precision external resistor, which is used in the internal calibration loop to ensure no dc bias across an unknown impedance.
A large range of impedances can be measured, depending on the application. Users can optimize the calibration resistor (RCAL), ac amplitude of the excitation waveform, and the current-to-voltage (IV) resistor to tailor fit the system to the application demands. Impedances can be measured from 80 Hz to ~75 kHz.
The switch matrix offers the user full configurability with 34 user selectable switches. The current carrying switches on both excitation buffer output and the transimpedance input are opti-mally sized for current loads. The switch matrix allows the device to measure and store offset and gain results. The ADuCM350 can self calibrate Rx offset and gain, Tx offset and gain, and switch leakage. This off loads the requirement for an extensive factory calibration routine and removes temperature and aging induced errors from measurements.
RCAL 1
AFE 1
AFE 2
AFE 3
AFE 4
AFE 5
AFE 6
AFE 7
AFE 8
SWITCHMATRIX
EXCITATIONAMPLIFIER
EXA
MPL
EC
ON
FIG
UR
ATIO
N
D
P
N
T
RCAL
RZ
X
Y
RCAL 2ATTEN1 OR 40
TEMPSENSVBIAS
TIA_IRTIA
TIA_OAN_AAN_BAN_CAN_DVCCMDVDDAVDD
LP RCF50kHz
AAF55kHz
GAIN1 OR 1.5
ADCMUX
12-BITDAC
GAIN ANDOFFSET
CAL
VREFDAC
326.53kSPS
160kSPS
16-BITADC
GAIN ANDOFFSET
CAL
DFTN = 2048(12.8ms)
HANNWINDOWVREFADC
SIN
GLE
D E
ND
EDIN
PUTS
DIF
FER
ENTI
AL
INPU
TS
DAC CODE(ARBITRARY)
178
RE
IM
SINC2HF SINC2LF
50Hz/60HzREJECTION
SINEGENERATION
TRAPEZOIDGENERATION
900SPS
900SPS
1207
3-03
7
Data Sheet ADuCM350
Rev. A | Page 31 of 40
Figure 38. Switch Matrix
D2
D3
D4
D5
D6
D7
D8
PR1
P2
P3
P4
P5
P6
P7
P8
N1
N2
N3
N4
N5
N6
N7
NR2
T1
T2
T3
T4
T5
T6
T7
TR2
RCAL 1
RCAL 2
AFE 1
AFE 2
AFE 3
AFE 4
AFE 5
AFE 6
AFE 7
AFE 8
TIA_I TIA_O
6
RTIA
EXCITATION
EXCITATION
AMPLIFIER
TIA
T
N
IVS
DR1
VBIAS
D
P
PL
NL
1207
3-03
8
ADuCM350 Data Sheet
Rev. A | Page 32 of 40
MEASUREMENT STAGE The AFE consists of a multiplexed input, 160 kSPS, 16-bit ADC with four dedicated voltage measurement channels and up to eight multiplexed current measurement channels using the on-chip transimpedance amplifier. The multiplexed channels are filtered and differentially buffered prior to data conversion.
The ADC data can be interrogated using three methods.
• By raw data at 160 kSPS. • At the output of a 50 Hz/60 Hz filter at 900 SPS. • Through a discrete Fourier transform (DFT) engine.
The power line filter is optimized for fast settling, just 36.6 ms settling. Data at 900 SPS can be further decimated by the user without requiring additional filtering.
Figure 39. Power Line Rejection Modeling
The DFT engine performs a 2048-point single frequency discrete Fourier transform. It takes the 16-bit ADC output and converts it to complex impedance with real and imaginary components. As the ADC samples at 160 kSPS, this allows for a 79.5 Hz signal energy bandwidth, which gives excellent rejection of interferers.
Figure 40. Frequency Response, 2048-Point DFT at 20 kHz
Figure 41. Rx Stage
MA
GN
ITU
DE
(dB
) 0
–20
–40
–60
–80
–1000 100 200 300 400 500
FREQUENCY (Hz)
NOTCHES ARCHITECTED AT 50HzAND 60Hz TO REJECT POWER LINE
INTERFERENCE
FREQUENCY (Hz)
600 700 800 900
0 500 1000 1500 2000 2500 3000 3500 4000
0
–20
–40
–60
–80MA
GN
ITU
DE
(dB
)
–100
1207
3-04
0
FREQUENCY (Hz)0 0.5 1.0 1.5 2.0 2.5 3.0 3.5
100
50
0
–50
–100
–150
MA
GN
ITU
DE
(dB
)
–200
1207
3-04
1
RTIA
CTIA
TIA_I TIA_O
VBIAS
AN_AAN_BAN_CAN_D
DVDD/2VCCMVBIAS
ADC
VREF = 1.8V+
–
+
–
+
+–
–
+
–
+
–
+
–AVDD/2
TEMPERATURESENSOR
AN
TIA
LIA
SFI
LTER
ING
PRECISIONREFERENCE VREF
1207
3-03
9
Data Sheet ADuCM350
Rev. A | Page 33 of 40
AFE CONTROL
Figure 42. AFE Control
The AFE can be controlled by the ARM Cortex-M3 via MMRs. All blocks within the AFE are fully controllable and observable using the MMR registers. Access the MMRs through an AHB bus or indirectly through a programmable sequencer. There are two dedicated DMA channels to remove burden from the ARM Cortex-M3 to manage data and control FIFOs.
The sequencer handles low level AFE operations and allows the AFE to perform its functions independently. It performs cycle accurate precision AFE measurements asynchronously of the core.
The sequencer allows the user to create parameterized wave-forms using the waveform generator block. The waveforms can be trapezoids or sinusoids. Arbitrary waveforms are possible using the AFE sequencer and DMA transfers.
Figure 43. Waveform Generation
CAPTOUCH FEATURES The ADuCM350 incorporates a capacitive touch subsystem that interfaces with up to six capacitive touch channels in self capacitance mode and incorporates high performance capacitance sensing circuitry without external components.
The sensor input configuration is very flexible and uses several techniques to ensure that there are no false touches (that is, no registering touches caused by a changing environment) on the external sensors. To minimize noise pickup from the system, the ADuCM350 CapTouch core includes several algorithms, such as median and averaging filtering measurements, as well as configurable excitation frequency and duty cycle. The subsystem includes a self timer and touch-and-release routines to optimize the power consumption and reduce the computing workload in the ARM Cortex-M3.
Figure 44. CapTouch External Interface
ANALOGBLOCKS
50Hz/60HzFILTER
SEQUENCER COMMANDFIFO
DSPACCELERATORS
DFT
WAVEFORMGENERATOR
DATAFIFO
(TO M3)
INTERRUPTGENERATION
MMR
AFE
ARMCORTEX-M3
SYST
EM B
US
1207
3-04
2
SINEGENERATION
TRAPEZOIDGENERATION
DAC CODE(DC)
DAC
1207
3-04
3
CapTouch
PCB
BU_ONOFF
CAPACITIVETOUCH
BU_LEFTBU_RIGHTBU_UPBU_DOWNBU_ENTER
AGND_TX
1207
3-04
4
ADuCM350 Data Sheet
Rev. A | Page 34 of 40
MICROSUBSYSTEM MEMORIES The memory offerings for the ADuCM350 are as follows:
• 384 kB flash. • 16 kB of flash configured for EEPROM emulation. • 2 kB user information. • 32 kB SRAM. • 2 kB dedicated SRAM for USB endpoint.
Flash
The ADuCM350 includes 384 kB of embedded flash memory, accessed using the flash controller. The flash controller is con-nected to the bus matrix as a slave device for core and DMA access, as well as the 32-bit AHB for MMR access.
The flash controller supports 384 kB of user space and 2 kB of information space. Read and write to flash are executed via AHB only. The 384 kB flash memory comprises one 256 kB flash array and one 128 kB flash array. The 256 kB flash memory array and 128 kB flash array are controlled by two separate flash controllers with separate register controls.
With respect to flash integrity, the device supports
• Automatic signature check of information space at reset • User signature for application code • Parity checking on a per access basis • 20,000 cycle endurance with 20 ms erase and 20 μs program • 100-year data retention at room temperature
General-Purpose Flash
The device contains 16 kB of embedded flash memory for general purpose, such as EEPROM emulation.
SRAM
There is 32 kB of SRAM on chip of which 16 kB is retained during hibernate mode and an optional 16 kB can be retained during hibernate for reduced leakage current.
DEBUG CAPABILITY The ADuCM350 supports two types of debug host interface: 4-wire JTAG debug (JTAG) interface and a serial 2-wire debug (SWD) interface.
The ADuCM350 incorporates the complete embedded trace of the ARM Cortex-M3 features to maximize code analysis, system profiling, and debugging capabilities.
PROGRAMMABLE GPIOS The ADuCM350 has 66 GPIO pins, most of which have multiple, configurable functions defined by user code. They can be configured as an input/output and have programmable pull-up or pull-down resistors. All I/O pins are functional over the full supply range (VBAT = 1.8 V to 3.6 V).
In power saving mode, GPIO pins retain state; they tristate on reset to prevent any bus irritation. GPIOs of note are as follows:
• 32 pins multiplexed with LCD segment common pins • Six pins multiplexed with CapTouch • Nine pins on a dedicated VDDIO for ease of interfacing to
peripherals
TIMERS General-Purpose Timers
ADuCM350 has three identical general-purpose timers, each with a 16-bit count-up/count-down counter. The count-up/count-down counter can be clocked from one of four user selectable clock sources. Any selected clock source can be scaled down using a prescaler of 16, 256, or 32,768.
Watch Dog Timer (WDT)
The watchdog timer is a 16-bit count-down timer with a program-mable prescaler. The prescaler source is selectable and can be scaled by a factor of 1, 16, 256, or 4096. The watchdog timer is clocked either by the 32 kHz crystal oscillator (LFXTAL) or by the 32 kHz on-chip oscillator (LFOSC).The watchdog timer (WDT) is used to recover from an illegal software state. After the WUT is enabled by user code, it requires periodic servicing to prevent it from forcing a reset or interrupt of the processor. A WDT timeout can generate a reset or an interrupt.
Wake-Up Timer
The wake-up timer (WUT) consists of a 32-bit counter clocked from the 32 kHz external crystal (LFXTAL), 32 kHz internal oscillator (LFOSC), or peripheral clock (PCLK). The selected clock source can be scaled
USB The USB port on the ADuCM350 is a USB 2.0 full speed com-pliant port. The module consists of the USB controller, USB PHY, USB RAM, and a 2-channel DMA. An integrated regulator powered by VBUS supplies the USB PHY. A dedicated PLL with 60 MHz clock capability is available for clock generation.
The USB supports bulk, isochronous, interrupt, and control modes. It has seven hardware endpoint and a dedicated 2-channel DMA. It supports suspend and wakeup.
The controller hardware is supplemented by a complete set of USB device class drivers to provide complete USB functionality using a defined Micrium stack. The USB stack has a requirement for an RTOS to be on the system. Analog Devices, Inc., has developed its system using the Micrium μC/OS-II.
Data Sheet ADuCM350
Rev. A | Page 35 of 40
POWER MANAGEMENT AND CLOCKING Power Modes
The PMU provides control of the ADuCM350 power modes and allows the ARM Cortex-M3 to control the clocks and power gating to reduce the dynamic power and hibernate power.
There are four power modes available; each mode provides an additional low power benefit with a corresponding reduction in functionality.
• Active mode—all peripherals can be enabled. Active power is managed by optimized clock management.
• Core sleep—the core is clock gated but the remainder of the system is active. No instructions can be executed in this mode, but DMA transfers can continue between peripherals and memory.
• System sleep—in system sleep, most peripherals are clock gated and are no longer user programmable; the interrupt controller remains active and the NVIC processes wake-up events for a limited number of sources.
• Hibernate mode—some limited state retention, limited number of wake-up interrupts, and the RTC is active.
The device also has a backup mode that supplies minimum power to the RTC and associated circuitry from a super capacitor. The RTC can run for >12 hours with an 80 mF capacitor.
Power Management
The ADuCM350 has an integrated power management system to optimize performance and extend battery life of the device. See the UG-587 hardware reference manual for additional details.
The power management system consists of
• Integrated analog and digital LDOs regulated to 1.8 V. • Hibernate mode from 2.0 V to 3.6 V. • High performance AFE measurement from 2.5 V to 3.6 V. • Integrated power switches for low standby current in
hibernate mode. • Integrated smart diode trickle charger for a super capacitor
for use in backup mode. • Dedicated VDDIO voltage via nine GPIO pins for peripheral
interoperability. • Dedicated regulator for USB transceiver and bus supplied
from the VUSB pin. • Dedicated supervisory circuits for fail safe operation,
including power supply monitors of DVDD during flash read/writes, PSM of VCCM to monitor supply during AFE measurements, and PSM on the LFXTAL block to monitor the clock source for RTC.
Clocking
Two on-chip oscillators and driver circuitry for two external crystals are available on the ADuCM350: LFOSC is a 32 kHz
internal oscillator, HFOSC is a 16 MHz internal oscillator, and LFXTAL is a 32 kHz external crystal oscillator, and HFXTAL is a 16 MHz external crystal oscillator.
The ADuCM350 supports either 8 MHz or 16 MHz resonant circuits. The HF RC oscillator has an accuracy of ±5%. A low jitter clock source is used for accurate AFE measurements.
The USB has a frequency accuracy requirement of ±200 ppm. The USB control logic must be clocked at >30 MHz. A USBPHYCLK for clocking the USB PHY is also available and must use a 60 MHz clock.
The low frequency clocking is optimized for ultralow power applications. The RTC requires that the 32.768 kHz XTAL be activated to run for 12 hours off a fully charged 0.08 F super capacitor.
Real Time Clock
The RTC contains a low power crystal oscillation circuit that operates in conjunction with a 32,768 Hz external crystal. It achieves 25 ppm performance in keeping time at 25°C when used with a 10 ppm crystal class load capacitors.
Features of the RTC include
• A 32-bit count register of the time in seconds from a known reference point.
• A prescaler that divides down the 32,768 Hz crystal input to 1 Hz to advance the seconds count.
• RTC alarm and interrupt flags. • Digital trim capability to allow a positive or negative
adjustment to the RTC count at fixed intervals.
DISPLAY OPTIONS LCD Segment Display Driver and Controller
The ADuCM350 contains an on-chip LCD controller capable of directly driving an LCD panel. For LCD functionality, 36 pins are available on the device.
The LCD controller supports driving up to 128 segments, as well as selectable multiplex option. The static option consists of one backplane × 32 frontplanes and the 4× mux option consists of four backplanes × 32 frontplanes. The LCD controller also supports LCD waveform voltages that are generated using internal charge pump circuitry and support levels from 2.4 V up to 3.6 V LCDs, programmable frame rates, interrupt generation at the frame boundary (for updating LCD data), and the LCD frame clock (generated by using the on-board 32 kHz crystal).
LCD Display Controller Options
The LCD controller also has the ability to drive external LCD display modules. It has 25 pins for the display interface, which support data transfers of up to 16 bits.
Display controller supports Type A, Type B, and Type C of the MIPI DBI Specification Version 2.0. Specifically, both Fixed-E mode and Clocked-E mode options of the Type A interface are supported, as well as all bus width options (8-/9-/16-bit data) for
ADuCM350 Data Sheet
Rev. A | Page 36 of 40
Type A and Type B, and 9-bit (Option 1) and 8-bit (Option 3) serial interfaces for Type C.
By using the display controller, the depth on various interfaces is as follows:
• 8-bit interface is 8, 12, or 16 bits per pixel (not 18 or 24). • 9-bit interface is 18 bits per pixel (not 8, 12, 16, or 24). • 16-bit interface is 8, 12, or 16 bits per pixel (not 18 or 24).
AUDIO OPTIONS The ADuCM350 has an integrated audio driver for beeper and an integrated I2S port.
Beeper
The beeper driver module in the ADuCM350 generates a differential square wave of programmable frequency. It drives an external piezoelectric sound component whose two terminals connect to the differential square wave output.
The beeper driver consists of a module that can deliver frequencies from 8 kHz to ~0.25 kHz. It operates on a fixed independent 32 kHz (32,768 Hz) clock source that is unaffected by changes in system clocks.
A timer allows for programmable tone durations from 4 ms to 1.02 sec in 4 ms increments. Single-tone (pulse) and multitone (sequence) modes provide versatile playback options.
In sequence mode, the beeper can be programmed to play any number of tone pairs from 1 to 254 (2 to 508 tones) or be programmed to play forever (until stopped by the user). Interrupts are available to indicate the start or end of any beep, the end of a sequence, or that the sequence is nearing completion.
I2S The device supports I2S. The purpose of the I2S port is to provide audio data to an amplifier, which drives a small speaker. The I2S features available on the ADuCM350 include the following:
• Data samples of up to 24 bits. • Frame clocks from 8 kHz to 192 kHz. • Master/slave mode. • 8-deep Tx FIFOs. • DMA mode with address autoincrement. • Interrupt mode. • Downsampling transfers.
Data Sheet ADuCM350
Rev. A | Page 37 of 40
DEVELOPMENT SUPPORT DOCUMENTATION The ADuCM350 hardware reference manual details the functionality of each block on the ADuCM350. It includes power management, clocking, memories, peripherals, and the AFE.
HARDWARE The EVAL-ADuCM350EBZ evaluation kit is available to prototype a user’s sensor configuration with the ADuCM350. A selection of daughter cards are available to interrogate peripheral performance, including CapTouch, PDI, LCD segment, beeper, and I2S.
SOFTWARE The EVAL-ADuCM350EBZ includes a complete development and debug environment for the ADuCM350. The software
development kit (SDK) for the ADuCM350 uses the IAR Embedded Workbench for ARM as its development environment.
The SDK consists of full working AFE examples of power-up sequences, calibration sequences, and measurement routines. These AFE example routines are documented in the UG-587 hardware reference manual with supporting timing diagrams.
The SDK also includes operating system (OS) aware drivers and example code for all the peripherals on the device, including SPI, I2C, CapTouch, PDI, and so forth.
Also available in the support package is the ADuCM350 AFE development GUI that operates from the National Instruments LabVIEW® environment. This GUI allows the user to rapidly prototype different sensors with the ADuCM350 AFE to evaluate its high precision performance.
ADuCM350 Data Sheet
Rev. A | Page 38 of 40
PACKAGING AND ORDERING INFORMATION OUTLINE DIMENSIONS
Figure 45. 120-Ball Chip Scale Package Ball Grid Array [CSP_BGA]
(BC-120-3) Dimensions shown in millimeters
ORDERING GUIDE Model1 Temperature Range Package Description Package Option ADuCM350BBCZ −40°C to +85°C 120-Ball Chip Scale Package Ball Grid Array [CSP_BGA] BC-120-3 ADuCM350BBCZ-RL −40°C to +85°C 120-Ball Chip Scale Package Ball Grid Array [CSP_BGA] BC-120-3 1 Z = RoHS Compliant Part.
*COMPLIANT TO JEDEC STANDARDS MO-275-CCCE-1 WITHEXCEPTION TO PACKAGE HEIGHT. 04
-02-
2013
-A
0.350.300.25
1.081.010.94
0.50
0.50 REF
ABCDEFG
910 81112131415 7 56 4 23 1
BOTTOM VIEW
7.00BSC SQ
HJKLM
DETAIL A
TOP VIEW
DETAIL A
COPLANARITY0.08
BALL DIAMETER
SEATINGPLANE
A1 BALLCORNER
A1 BALLCORNER
8.108.00 SQ7.90
0.22 NOM0.17 MIN
*1.351.231.14
NPR
Data Sheet ADuCM350
Rev. A | Page 39 of 40
NOTES
ADuCM350 Data Sheet
Rev. A | Page 40 of 40
NOTES
I2C refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).
©2014 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners.
D12073-0-5/14(A)
www.analog.com/ADuCM350